BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
142
Section 6: DRAM
Document
1250_1125-UM100CB-R
Table 81: Chip Select Interleave Register
mc_cs_interleave_0 -
00_1005_11E0
mc_cs_interleave_1 -
00_1005_21E0
Bits
Name
Default
Description
4:0
reserved
5’b0
Reserved
24:5
interleave
20’b0
For mixed_cs mode single set bit should be written to this register in the bit position that
should be used to select between the two chip selects in the interleaved portion.
For interleaved_cs mode two adjacent bits should be set in this register in the bit positions
that should be used to select between the four chip selects.
63:25
reserved
39’b0
Must be zero.
Table 82: Row Address Bits Select Register
mc_cs0_row_0 -
00_1005_1200
mc_cs1_row_0 -
00_1005_1260
mc_cs2_row_0 -
00_1005_12C0
mc_cs3_row_0 -
00_1005_1320
mc_cs0_row_1 -
00_1005_2200
mc_cs1_row_1 -
00_1005_2260
mc_cs2_row_1 -
00_1005_22C0
mc_cs3_row_1 -
00_1005_2320
Bits
Name
Description
Default: (4k)
64’b00000000_00000000_00000000_00000000_00000111_11111111_10000000_00000000
9:0
reserved
Reserved
34:10
select
Address bits are selected for use as the row address by setting the corresponding bits in this register.
The number of bits set should match the number of rows of the SDRAM.
The set bits must be contiguous.
63:35
reserved
Must be zero.
Table 83: Column Address Bits Select Register
mc_cs0_col_0 -
00_1005_1220
mc_cs1_col_0 -
00_1005_1280
mc_cs2_col_0 -
00_1005_12E0
mc_cs3_col_0 -
00_1005_1340
mc_cs0_col_1 -
00_1005_2220
mc_cs1_col_1 -
00_1005_2280
mc_cs2_col_1 -
00_1005_22E0
mc_cs3_col_1 -
00_1005_2340
Bits
Name
Description
Default: (1k)
64’b00000000_00000000_00000000_00000000_00000000_00000000_01111111_10000000
4:0
reserved
Reserved (The controller always acts as if bits 4:3 are set.)
20:5
select
Address bits are selected for use as the column address by setting the corresponding bits in this
register. The number of bits set should match the number of columns of the SDRAM.
The set bits must be countiguous, with two exceptions
•
Bit 5 set and the other bits contiguous (this allows for bank, CS or channel interleave on 64 byte
blocks)
•
Bit 5 and 6 set and the other bits contiguous (this allows for bank, CS or channel interleave on
128 byte blocks)