BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
442
Section 15: JTAG and Debug
Document
1250_1125-UM100CB-R
5.5.4
The address register is 77 bits (contains ZBbus a cmd)
5.5.5
Rocc - Not implemented
Psz - Not implemented, size in address register
Doze - Not implemented
Halt - Not implemented
PerRst - Use System Config register for resets
PRnW - Not used
PrAcc - Supported
PrRst - Use System Config register for resets
ProbEn - Supported (works with additional MaSl bit to set direction)
ProbTrap - Two Copies, one per CPU. Also causes EJTAG boot on reset
EjtagBrk - Two Copies, one per CPU, level sensitive probe must clear
DM - Two copies. But shows CPU EDEN signal rather than DM
5.6.3
Rocc is not supported
5.6.4
Processor access is through physical address 00_1000_0000 - 00_1001_FFFF and uses ZBbus
request
There is an additional mode for allowing the probe to initiate bus requests to memory or memory mapped
I/O.
7.1.2
External interrupt possible through DEBUG_L pin but the driver must be open collector or open drain.
7.1.2
The probe RST signal can be connected to RESET_L.