BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
144
Section 6: DRAM
Document
1250_1125-UM100CB-R
47:34
reserved
14’h0
Must be zero.
49:48
cs3_page
2’b01
Page policy for Chip Select 3. (See
Section: “Page Policy” on page 122
.)
00: Closed Page. AutoPrecharge every CAS.
01: CAS time check, AutoPrecharge unless there is another request in the queue.
10: Hint Based check, as CAS time check but including hint signal.
11: Open Page. The page is always left open.
63:50
reserved
14’h0
Must be zero.
Table 85: Chip Select Attribute Register
(Cont.)
mc_cs_attr_0 -
00_1005_1380
mc_cs_attr_1 -
00_1005_2380
Bits
Name
Default
Description
Table 86: ECC Test Data Register
mc_test_data_0 -
00_1005_1400
mc_test_data_1 -
00_1005_2400
Bits
Name
Default
Description
63:0
invert
64’h0
This value is XORed with the data written to memory. Any bits set in this register will
cause the corresponding data bit to be inverted compared to the data the ECC bits
were calculated for.
If only one bit is set a correctable ECC error should result from a read.
If two bits are set an uncorrectable ECC error should result from a read.
Table 87: ECC Test ECC Register
mc_test_ecc_0 -
00_1005_1420
mc_test_ecc_1 -
00_1005_2420
Bits
Name
Default
Description
7:0
invert
8’h0
This value is XORed with the ecc code written to memory. Any bits set in this register
will cause the corresponding ecc bit to be inverted compared to value that was
calculated from the data.
If only one bit is set a correctable ECC error should result from a read.
If two bits are set an uncorrectable ECC error should result from a read.
63:8
reserved
56’h0
Must be zero.