BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B ro a d c o m C o r p o ra t i o n
Page
xxiv
Document
1250_1125-UM100CB-R
Table 173: Codes for 8-Bit EOP Bypass Mode.............................................................................................. 298
Table 174: Codes for 16-Bit GMII Style Packet FIFO .................................................................................... 300
Table 175: Codes for 16-Bit Encoded Bypass Mode ..................................................................................... 300
Table 176: MAC Configuration Registers ...................................................................................................... 302
Table 177: MAC Enable Registers.................................................................................................................306
Table 178: MAC Transmit DMA Control Register .......................................................................................... 306
Table 179: MAC FIFO Threshold Registers................................................................................................... 307
Table 180: MAC Frame Configuration Registers ........................................................................................... 308
Table 181: MAC VLAN Tag Registers ........................................................................................................... 310
Table 182: MAC Status Registers.................................................................................................................. 310
Table 183: MAC Status 1 Register ................................................................................................................ 313
Table 184: MAC Debug Status Registers ...................................................................................................... 313
Table 185: MAC Interrupt Mask Registers ..................................................................................................... 314
Table 186: MAC FIFO Pointer Registers ....................................................................................................... 314
Table 187: MAC Receive Address Filter Exact Match Registers ...................................................................314
Table 188: MAC Receive Address Filter Mask Registers (Only if System Revision >= PERIPH_REV3)...... 315
Table 189: MAC Receive Address Filter Hash Match Registers.................................................................... 315
Table 190: MAC Transmit Source Address Registers ................................................................................... 315
Table 191: MAC Packet Type Configuration Registers ................................................................................. 316
Table 192: MAC Receive Address Filter Control Registers ........................................................................... 316
Table 193: MAC Receive Channel Select Map Registers.............................................................................. 318
Table 194: MAC MII Management Interface Registers .................................................................................. 318
Table 195: Serial Interface Signal Names ..................................................................................................... 321
Table 196: Baud Rate Counter Values ..........................................................................................................322
Table 197: DUART Mode Registers .............................................................................................................. 327
Table 198: DUART Second Mode Registers ................................................................................................. 327
Table 199: DUART Command Registers ....................................................................................................... 328
Table 200: DUART Status Registers ............................................................................................................. 328
Table 201: DUART Baud Rate Clock Registers ............................................................................................ 329
Table 202: DUART Full Interrupt Control Registers.......................................................................................329
Table 203: DUART Received Data Registers ................................................................................................ 329
Table 204: DUART Transmit Data Registers ................................................................................................. 330
Table 205: DUART Input Port Register..........................................................................................................330
Table 206: DUART Input Port Change Status Register ................................................................................. 330
Table 207: DUART Debug Access Input Port Change Register .................................................................... 331