BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
476
Section 16: Reference
Document
1250_1125-UM100CB-R
io_ext_time_cfg0_7
00_1006_1638
cs7 Timing parameter configuration 0.
io_ext_time_cfg1_0
00_1006_1700
cs0 Timing parameter configuration 1.
io_ext_time_cfg1_1
00_1006_1708
cs1 Timing parameter configuration 1.
io_ext_time_cfg1_2
00_1006_1710
cs2 Timing parameter configuration 1.
io_ext_time_cfg1_3
00_1006_1718
cs3 Timing parameter configuration 1.
io_ext_time_cfg1_4
00_1006_1720
cs4 Timing parameter configuration 1.
io_ext_time_cfg1_5
00_1006_1728
cs5 Timing parameter configuration 1.
io_ext_time_cfg1_6
00_1006_1730
cs6 Timing parameter configuration 1.
io_ext_time_cfg1_7
00_1006_1738
cs7 Timing parameter configuration 1.
io_interrupt_status
00_1006_1a00
Interrupt status for generic bus sources (Read Only, read
clears).
io_interrupt_data0
00_1006_1a10
Data latched on generic interrupt assertion (Read Only).
io_interrupt_data1
00_1006_1a18
Data latched on generic interrupt assertion (Read Only).
io_interrupt_data2
00_1006_1a20
Data latched on generic interrupt assertion (Read Only).
io_interrupt_data3
00_1006_1a28
Data latched on generic interrupt assertion (Read Only).
io_interrupt_addr0
00_1006_1a30
Address latched on generic interrupt assertion (Read
Only).
io_interrupt_addr1
00_1006_1a40
Address latched on generic interrupt assertion (Read
Only).
io_interrupt_parity
00_1006_1a50
Parity latched on generic interrupt assertion (Read Only).
pcmcia_cfg
00_1006_1a60
PCICMA controller configuration.
pcmcia_status
00_1006_1a70
PCMCIA controller status (Read Only, read clears
interrupt).
gpio_clr_edge
00_1006_1a80
Write a 1 to clear the edge detector for that bit (Write Only).
gpio_int_type
00_1006_1a88
Select interrupt type for pairs of pins.
gpio_input_invert
00_1006_1a90
Set to invert the input.
gpio_glitch
00_1006_1a98
Set for 1ms glitch filter, clear for 60 ns.
gpio_read
00_1006_1aa0
Shows current value of signal after possible invert and
glitch (Read Only).
gpio_direction
00_1006_1aa8
GPIO pin data direction. 1 for output, 0 for input.
gpio_pin_clr
00_1006_1ab0
Write 1 to set that bit to zero (Write Only).
gpio_pin_set
00_1006_1ab8
Write 1 to set that bit to one (Write Only).
mac_tx_byte_0
00_1006_4000
RMON transmit byte counter.
mac_collisions_0
00_1006_4008
RMON total collisions.
mac_late_col_0
00_1006_4010
RMON late collisions.
mac_ex_col_0
00_1006_4018
RMON excessive collisions.
mac_fcs_error_0
00_1006_4020
RMON packets Tx with bad FCS.
mac_tx_abort_0
00_1006_4028
RMON transmit packets aborted.
mac_tx_bad_0
00_1006_4038
RMON total of bad Tx packets.
Table 312: Internal Registers Ordered by Address
(Cont.)
Name
Address
Table/
Page
Description