BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
36
Section 3: System Overview
Document
1250_1125-UM100CB-R
Table 11: Address Map Details
Base
Top
Size
Owner
Use
00_0000_0000
00_0FFF_FFFF
256 MB
MC
Base DRAM.
00_1000_0000
00_1001_FFFF
2*64 KB
SCD
Reserved/Debug JTAG serviced addresses.
00_1002_0000
00_1002_0FFF
4 KB
SCD
Reset config, CPU 0 interrupt mapper, timers,
addr trap, trace, bus log and counters.
00_1002_1000
00_1002_1FFF
4 KB
SCD
SCD CPU 0 Mailbox alias.
00_1002_2000
00_1002_2FFF
4 KB
SCD
CPU 1 interrupt mapper.
(Reserved on BCM1125/H)
00_1002_3000
00_1002_3FFF
4 KB
SCD
CPU 1 Mailbox alias.
(Reserved on BCM1125/H)
00_1002_4000
00_1002_FFFF
48 KB
SCD
Reserved
00_1003_0000
00_1003_FFFF
64 KB
SCD
ZBbus cycle count.
00_1004_0000
00_1004_FFFF
64 KB
SCD/L2
L2 registers.
00_1005_0000
00_1005_FFFF
64 KB
SCD/MC
Memory controller registers.
00_1006_0000
00_1006_00FF
0.25 KB
I/O
SMBus, GPIO.
00_1006_0100
00_1006_01FF
0.25 KB
I/O
Duart ch A.
00_1006_0200
00_1006_02FF
0.25 KB
I/O
Duart ch B.
00_1006_0300
00_1006_03FF
0.25 KB
I/O
Duart status and control.
00_1006_0400
00_1006_07FF
1 KB
I/O
Sync serial, dma and HDLC ch 0.
00_1006_0800
00_1006_0BFF
1 KB
I/O
Sync serial, dma and HDLC ch 1.
00_1006_0C00
00_1006_0FFF
1 KB
I/O
Unused
00_1006_1000
00_1006_17FF
2 KB
I/O
Generic Bus config.
00_1006_1800
00_1006_1FFF
2 KB
I/O
Generic Bus status and log, PCMCIA config and
status.
00_1006_2000
00_1006_2FFF
4 KB
I/O
Reserved
00_1006_3000
00_1006_3FFF
4 KB
I/O
Unused
00_1006_4000
00_1006_4FFF
4 KB
I/O
MAC 0.
00_1006_5000
00_1006_5FFF
4 KB
I/O
MAC 1.
00_1006_6000
00_1006_6FFF
4 KB
I/O
MAC 2.
(On BCM1125/H: alias of MAC 0; do not use!)
00_1006_7000
00_1006_FFFF
36 KB
I/O
Unused
00_1007_0000
00_1008_FFFF
2*64 KB
I/O
Reserved
00_1009_0000
00_3FFF_FFFF
767 MB
I/O
Generic/boot interface.
00_4000_0000
00_5FFF_FFFF
512 MB
PCI/HT
Memory mapped I/O space. Match byte lane
endian policy.
00_6000_0000
00_7FFF_FFFF
512 MB
PCI/HT
Memory space mapped I/O space. Match bit lane
endian policy.
00_8000_0000
00_8FFF_FFFF
256 MB
MC
Second DRAM bank.
00_9000_0000
00_9FFF_FFFF
256 MB
MC
Third DRAM bank.
00_A000_0000
00_BFFF_FFFF
512 MB
XX
Unused
00_C000_0000
00_CFFF_FFFF
256 MB
MC
Fourth DRAM bank.
00_D000_0000
00_D7FF_FFFF
128 MB
L2C
L2 special test address range. Match byte lane
endian policy.