User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 8: PCI Bus and HyperTransport Fabric Page
247
Table 142: HyperTransport Bridge Primary (ZBbus) Status Register - Offset 4 Bits [31:16]
Bits
Name
Default
Description
3:0
reserved
R/O 4’b0
Reserved
4
CapList
R/O 1’b1
Always set. There is a capabilities list pointed to by the pointer register.
5
66MHzCap
R/O 1’b0
These bits apply to PCI bridges only. This register is the primary interface status
register and contains the details for the ZBbus side of the bridge. These bits always
return zero.
6
reserved
R/O 1’b0
7
FastB2BCap
R/O 1’b0
8
MstrDParErr
R/O 1’b0
10:9
DevselTiming
R/O 2’b0
11
SigdTgtAbort
R/C 0’b0
This bit is set when the HyperTransport interface returns an error to the ZBbus. It is
cleared when written with a 1.
Note that an error code sent with the data is the ZBbus equivalent of a Target Abort.
12
RcvdTgtAbort
R/O 1’b0
Always clear. Errors from the ZBbus are logged by the Bus Watcher in the SCD and
errors from peer-to-peer PCI accesses are logged in the PCI bridge.
13
RcvdMstrAbort
R/O 1’b0
14
SigdSerr
R/O 1’b0
The interface does not directly signal SERR on the ZBbus interface, so this bit always
returns zero. If a Sync packet is seen on the HyperTransport interface it will not be
forwarded but it will be reported in the DetSerr bit in the Secondary Status register.
15
DetParErr
R/O 1’b0
Always clear. Errors from the ZBbus are logged by the Bus Watcher in the SCD.
Table 143: HyperTransport Bridge Secondary (HT) Status Register - Offset 1C Bits [31:16]
Bit
Name
Default
Description
4:0
reserved
R/O 5’b0
These bits apply to PCI bridges only. For a HyperTransport bridge they are read only
and always return zero.
5
66MHzCap
R/O 1’b0
6
reserved
R/O 1’b0
7
FastB2Bcap
R/O 1’b0
8
MstDParErr
R/O 1’b0
10:9
DevSelTiming
R/O 2’b0
11
SigdTgtAbort
R/C 1’b0
This bit is set when the bridge issues a non-NXA error response on the HyperTransport
fabric. It is cleared when written with a 1. This bit is persistent through a warm reset.
12
RcvdTgtAbort
R/C 1’b0
This bit is set when the bridge receives a non-NXA error response from the
HyperTransport fabric. It is cleared when written with a 1. This bit is persistent through
a warm reset.
13
RcvdMstrAbort
R/C 1’b0
This bit is set when the bridge receives an NXA error response from the
HyperTransport fabric. It is cleared when written with a 1. This bit is persistent through
a warm reset.
14
DetSerr
R/C 1’b0
This bit is set when the bridge detects SYNC packet flooding of the HyperTransport
fabric. It is cleared when written with a 1. This bit is persistent through a warm reset.
15
DetParErr
R/O 5’b0
This bit applies to PCI bridges only. For a HyperTransport bridge it is read-only and
always returns a zero.