BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
394
Section 12: PCMCIA Control Interface
Document
1250_1125-UM100CB-R
Table 274: PCMCIA Status Register
pcmcia_status -
00_1006_1A70
READ ONLY, Read clears interrupt
Bits
Name
Default
Description
0
pcmcia_status_cd1
ext
This bit reflects the state of the card detect 1 signal (PC_CD1_L) from the
PCMCIA card.
When both PC_CD1_L and PC_CD2_L are low the card is fully inserted.
1
pcmcia_status_cd2
ext
This bit reflects the state of the card detect 1 signal (PC_CD1_L) from the
PCMCIA card.
When both PC_CD1_L and PC_CD2_L are low the card is fully inserted.
2
pcmcia_status_vs1
ext
This bit reflects the state of the voltage sense 1 signal (PC_VS1_L) from
the PCMCIA card.
3
pcmcia_status_vs2
ext
This bit reflects the state of the voltage sense 2 signal (PC_VS2_L) from
the PCMCIA card.
4
pcmcia_status_wp
ext
This bit reflects the state of the write protect signal (PC_WP) from the
PCMCIA card.
When high, write protect is enabled.
5
pcmcia_status_rdy
ext
This bit reflects the state of the ready signal (PC_READY) from the
PCMCIA card.
When high, indicates the card is ready for access.
6
pcmcia_status_3v_en
1'b0
When high, indicates 3 volt VCC is enabled. This bit reflects the value
driven on the PC_EN3V signal.
7
pcmcia_status_5v_en
1'b0
When high, indicates 5 volt VCC is enabled. This bit reflects the value
driven on the PC_EN5V signal.
8
pcmcia_cd_change
1'b0
This bit is set when either of the card detect signals change. It is cleared
by a read. If this bit is set an interrupt will be raised if it is not masked in
the
pcmcia_cfg
register.
9
pcmcia_wp_change
1'b0
This bit is set when the write protect signal changes. It is cleared by a read.
If this bit is set an interrupt will be raised if it is not masked in the
pcmcia_cfg
register.
10
pcmcia_rdy_change
1'b0
This bit is set when card ready signal changes. It is cleared by a read. If
this bit is set an interrupt will be raised if it is not masked in the
pcmcia_cfg
register.
15:11
reserved
6'h0
Reserved
63:16
notimp
48’bx
Not implemented.