User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 2: Signal Overview
Page
7
S e c t i o n 2 : S i g n a l O v e r v i e w
BCM1250 S
IGNAL
G
ROUPS
The signal pins of the BCM1250 can be divided into functional groups, primarily related to the peripheral to
which they are attached. Hardware designers should refer to the BCM1250 Data Sheet for full pinout and
timing details.
Figure 3: BCM1250 Signals
28
28
Memory
M0_CLK M0_CLK_L
M0_CKE
M0_DQ[63:0]
M0_ECC[7:0]
M0_DQS[8:0]
M0_CS_L[3:0]
M0_RAS_L
M0_A[13:0]
M0_BA[1:0]
M1 (same as M0)
HyperTransport
LDT_TX_CAD[7:0]
LDT_TX_CLK
LDT_TX_CTL
LDT_RX_CAD[7:0]
LDT_RX_CLK
LDT_RX_CTL
LDT_PWROK
LDT_RESET_L
PCI
P_AD[31:0]
P_INTA_L
P_INTB_L
P_INTC_L
P_INTD_L
P_CBE_L[3:0]
P_REQ_L[0]
P_REQ_L[1] / P_IDSEL
P_REQ_L[3:2]
P_GNT_L[0]
P_GNT_L[3:1]
P_CLK
P_FRAME_L
P_IRDY_L
P_TRDY_L
P_DEVSEL_L
P_PAR
P_RST_L
Generic
IO_AD[23:0]
IO_AD[31:24]
IO_ADP[3:0] / GPIO[5:2]
IO_CS_L[7:0]
IO_WR_L
IO_OE_L
IO_ALE
IO_RDY
Bus
S0_DIN
S0_DOUT
S0_CIN_RCLKIN
S0_COUT
S0_CTS_TCLKIN
S0_RTS_TSTROBE
S0_TIN
S0_RIN
S1 (same as S0)
Serial
Ports
SDA0
SCL0
SDA1
SCL1
SMBus
MAC
E0_COL
E0_CRS
E0_TCLKO
E0_TCLKI
E0_TXD[7:0]
E0_TXEN
E0_TXER
E0_RCLK
E0_RXD[7:0]
E0_RXDV
E0_RXER
E0_MDIO
E0_MDC
M0_CAS_L
M0_WE_L
P_PERR_L
P_SERR_L
P_STOP_L
E1 (same as E0)
E2 (same as E0)
REFCK01
REFCK2
TCK
TMS
TDI
TDO
JTAG
TRST_L
CLK100p
PLLBYP
RESET_L
RESETOUT_L
Clock / Misc
DEBUG_L
TEMPp
GPIO
GPIO[15] / PC_VS2_L
8
8
108
8
2
14
9
8
64
4
2
2
16
16
2
2
32
4
2
3
24
8
4
8
PC_EN3V
GPIO[13] / PC_CD2_L
GPIO[11] / PC_WP
GPIO[9] / PC_READY
GPIO[8] / PC_RESET
GPIO[7] / PC_CE2_L
GPIO[5:2] / IO_ADP[3:0]
GPIO[1] / S1_RSTROBE
GPIO[0] / S0_RSTROBE
PC_ENVPP
GPIO[14] / PC_VS1_L
GPIO[12] / PC_CD1_L
GPIO[6] / PC_CE1_L
PC_EN5V
GPIO[10] / PC_REG_L
2
E0_GENO
(Shared with Generic)
216 Pins
46 Pins
58 Pins
46 Pins
+4 shared
16 Pins
9 Pins
5 Pins
86 Pins
4 Pins
15 Pins
+4 shared
LDT_TX/RX_CAL
4
M0_VREF
IO_CLK100
COLDRES_L
TEMPn
CLK100n
Spare/No Connect
4 Pins
IO_RW