BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
478
Section 16: Reference
Document
1250_1125-UM100CB-R
mac_addr2_0
00_1006_4290
Address filter exact match.
mac_addr3_0
00_1006_4298
Address filter exact match.
mac_addr4_0
00_1006_42A0
Address filter exact match.
mac_addr5_0
00_1006_42A8
Address filter exact match.
mac_addr6_0
00_1006_42B0
Address filter exact match.
mac_addr7_0
00_1006_42B8
Address filter exact match.
mac_chup0_0
00_1006_4300
Receive DMA channel select MSB.
mac_chup1_0
00_1006_4308
Receive DMA channel select MSB.
mac_chup2_0
00_1006_4310
Receive DMA channel select MSB.
mac_chup3_0
00_1006_4318
Receive DMA channel select MSB.
mac_chlo0_0
00_1006_4320
Receive DMA channel select LSB.
mac_chlo1_0
00_1006_4328
Receive DMA channel select LSB.
mac_chlo2_0
00_1006_4330
Receive DMA channel select LSB.
mac_chlo3_0
00_1006_4338
Receive DMA channel select LSB.
mac_enable_0
00_1006_4400
MAC enable register.
mac_status_0
00_1006_4408
MAC status/error register (Read Only, read clears).
mac_int_mask_0
00_1006_4410
MAC interrupt mask register.
dma_asic_addr_mac_0
00_1006_4418
ASIC mode base address.
mac_txd_ctl_0
00_1006_4420
Transmit DMA control register.
mac_mdio_0
00_1006_4428
MDIO pin control register.
mac_status1_0
00_1006_4430
MAC status/error register (Read Only, read clears ch 1).
mac_debug_status_0
00_1006_4448
MAC status/error register (Debug, Read Only, no side
effects).
dma_config0_mac_0_rx_ch_0
00_1006_4800
DMA config 0 register.
dma_config1_mac_0_rx_ch_0
00_1006_4808
DMA config 1 register.
dma_dscr_base_mac_0_rx_ch_0
00_1006_4810
DMA descriptor base register.
dma_dscr_cnt_0_rx_ch_0
00_1006_4818
DMA descriptor count.
dma_dscr_a_mac_0_rx_ch_0
00_1006_4820
DMA current descriptor A.
dma_dscr_b_mac_0_rx_ch_0
00_1006_4828
DMA current descriptor B.
dma_cur_dscr_addr_mac_0_rx_
ch_0
00_1006_4830
DMA current descriptor address.
dma_oodpktlost_mac_0_rx_ch_0
00_1006_4838
DMA packet lost counter. (PERIPH_REV3)
dma__mac_0_rx_ch_1
00_1006_4900
Rx channel 1 at Rx channel 0 + 100.
dma__mac_0_tx_ch_0
00_1006_4C00
Tx channel 0 at Rx channel 0 + 400.
dma__mac_0_tx_ch_1
00_1006_4D00
Tx channel 1 at Rx channel 0 + 500.
mac_1
00_1006_5000
MAC 1 registers (+1000 from mac_0 registers).
mac_2
00_1006_6000
MAC 2 registers (+2000 from mac_0 registers).
Table 312: Internal Registers Ordered by Address
(Cont.)
Name
Address
Table/
Page
Description