BCM1250/BCM1125/BCM1125H
User Manual
10/21/02
B r o a d c o m C o r p o r a t i o n
Page
56
Section 4: System Control and Debug Unit
Document
1250_1125-UM100CB-R
51
ldt_nmi HyperTransport
signaled
NMI
This bit is reserved in the system interrupt register, and
comes only from the
ldt_interrupt
register. This bit is
set when an NMI interrupt packet directed to this CPU
had been received from the HyperTransport bus. This
bit is cleared using the interrupt clear register.
HyperTransport interrupts are directed, so the source
for this bit differs for each interrupt controller.
52
ldt_init HyperTransport
signaled
INIT
This bit is reserved in the system interrupt register, and
comes only from the
ldt_interrupt
register. This bit is
set when an INIT interrupt packet directed to this CPU
had been received from the HyperTransport bus. This
bit is cleared using the interrupt clear register.
HyperTransport interrupts are directed, so the source
for this bit differs for each interrupt controller.
53
ldt_startup HyperTransport
signaled
STARTUP
This bit is reserved in the system interrupt register, and
comes only from the
ldt_interrupt
register. This bit is
set when a STARTUP interrupt packet directed to this
CPU had been received from the HyperTransport bus.
This bit is cleared using the interrupt clear register.
HyperTransport interrupts are directed, so the source
for this bit differs for each interrupt controller.
54
ldt_ext_int HyperTransport
signaled
ExtInt
This bit is reserved in the system interrupt register, and
comes only from the
ldt_interrupt
register. This bit is
set when an ExtInt interrupt packet directed to this CPU
had been received from the HyperTransport bus. This
bit is cleared using the interrupt clear register.
HyperTransport interrupts are directed, so the source
for this bit differs for each interrupt controller.
55
pci_error_int
PCI error interrupt
This bit is set when an error is seen on the PCI bus. It
can be caused by PCI parity errors, target-abort,
master-abort, timeout transfer abort or a serious
system error signalled on the SERR pin. The cause can
be read from the PCI interface configuration space
(bus=0, dev=0, function=0) Status register (bits 8, 11,
12, 13 and 14), and the PCI Additional Status and
Control register. Software must clear all the error status
bits to clear the interrupt.
56
pci_inta_int
PCI interrupt A
This bit is set when an interrupt is signalled on the PCI
inta line.
57
pci_intb_int
PCI interrupt B
This bit is set when an interrupt is signalled on the PCI
intb line.
58
pci_intc_int
PCI interrupt C
This bit is set when an interrupt is signalled on the PCI
intc line.
59
pci_intd_int
PCI interrupt D
This bit is set when an interrupt is signalled on the PCI
intd line.
60
spare_int
Spare interrupt
There is no system interrupt matching this bit. It can be
used for vectored HyperTransport interrupts.
61
mac_0_ch1_int
MAC 0 Channel 1 interrupt
Raised when channel 1 transmit or receive DMA engine
needs service. Cleared by any read to
mac_status1_0
.
62
mac_1_ch1_int
MAC 1 Channel 1 interrupt
Raised when channel 1 transmit or receive DMA engine
needs service. Cleared by any read to
mac_status1_1
.
63
mac_2_ch1_int
MAC 2 Channel 1 interrupt
Raised when channel 1 transmit or receive DMA engine
needs service. Cleared by any read to
mac_status1_2
.
Table 22: Interrupt Sources
(Cont.)
Number
Name
Description
Method to clear