User Manual
BCM1250/BCM1125/BCM1125H
10/21/02
B r o a d c o m C o r p o r a t i o n
Document
1250_1125-UM100CB-R
Section 6: DRAM Page
139
61:56
dll_default
6’b010000
This is the value to use in place of the DLL output when DLL bypass is enabled.
63:62
reserved
2’b0
Reserved
Table 74: Memory Clock Configuration Register
(Cont.)
mc_clock_cfg_0 -
00_1005_1500
mc_clock_cfg_1 -
00_1005_2500
Bits
Name
Default
Description
Table 75: DRAM Command Register
mc_dramcmd_0 -
00_1005_1120
mc_dramcmd_1 -
00_1005_2120
WRITE ONLY
Bits
Name
Description
3:0
command
Command to issue to the SDRAM
0000: EMRS Write the extended mode register (EMR) (BA[1:0] = 01)
0001: MRS Write the mode register (MR) (BA[1:0] = 00)
0010: PREcharge all banks
0011: Auto Refresh (AR)
0100: Set self-refresh
0101: Clear self-refresh
0110: Set power-down
0111: Clear power-down
4
cs0
If this bit is set, cs0 is asserted when the command is issued.
5
cs1
If this bit is set, cs1 is asserted when the command is issued.
6
cs2
If this bit is set, cs2 is asserted when the command is issued.
7
cs3
If this bit is set, cs3 is asserted when the command is issued.
63:8
reserved
Reserved
Table 76: DRAM Mode Register
mc_drammode_0 -
00_1005_1140
mc_drammode_1 -
00_1005_2140
Bits
Name
Default
Description
12:0
emode
15’b0
This value is written to the Extended MODE register via the address lines when the
EMRS command is issued to the
mc_dramcmd
register.
14:13
These bits provide the additional two bits to send on address bits 14:13 during an EMRS
command to FCRAMs. They are ignored for standard DDR SDRAMs.
15
reserved
1’b0
Reserved
28:16
mode
15’h22
This value is written to the MODE register via the address lines when the MRS command
is issued to the
mc_dramcmd
register.
The mode register must always be programmed for sequential burst order and a burst
length of 4. If not memory accesses will be UNPREDICTABLE.
30:29
These bits provide the additional two bits to send on address bits 14:13 during an MRS
command to FCRAMs. They are ignored for standard DDR SDRAMs.
31
reserved
1’b0
Reserved