MC96F6432
June 22, 2018 Ver. 2.9
47
7.14 Data Retention Voltage in Stop Mode
Table 7-14 Data Retention Voltage in Stop Mode
(T
A
= -40°C ~ +85°C, VDD= 1.8V ~ 5.5V)
Parameter
Symbol
Conditions
MIN
TYP
MAX
Unit
Data retention supply voltage
V
DDDR
–
1.8
–
5.5
V
Data retention supply current
I
DDDR
VDDR= 1.8V,
(T
A
= 25°C), Stop mode
–
–
1
uA
Idle Mode
(Watchdog Timer Active)
V
DD
NOTE:
tWAIT is the same as (the selected bit overflow of BIT) X 1/(BIT Clock)
INT Request
Execution of
STOP Instruction
~ ~
Data Retention
~ ~
Stop Mode
Normal
Operating Mode
0.8V
DD
t
WAIT
V
DDDR
Figure 7.6 Stop Mode Release Timing when Initiated by an Interrupt
NOTE :
tWAIT is the same as (4096 X 4 X 1/fx) (16.4ms @ 1MHz)
VDD
RESETB
Execution of
STOP Instruction
~ ~
Data Retention
~ ~
Stop Mode
Oscillation
Stabillization Time
Normal
Operating Mode
TWAIT
RESET
Occurs
0.2 VDD
V
DDDR
0.8 VDD
Figure 7.7 Stop Mode Release Timing when Initiated by RESETB
Summary of Contents for MC96F6332D
Page 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Page 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Page 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Page 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Page 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...