MC96F6432
262
June 22, 2018 Ver. 2.9
USI1SCLR (USI1 SCL Low Period Register: For I2C mode) : F6H
7
6
5
4
3
2
1
0
USI1SCLR7
USI1SCLR6
USI1SCLR5
USI1SCLR 4
USI1SCLR 3
USI1SCLR 2
USI1SCLR 1
USI1SCLR 0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : 3FH
USI1SCLR[7:0]
This register defines the high period of SCL1 when it operates in
I2C master mode.
The base clock is SCLK, the system clock, and the period is
calculated by the formula: t
SCLK
X (4 X US2) where
t
SCLK
is the period of SCLK.
USI1SAR (USI1 Slave Address Register: For I2C mode) : EDH
7
6
5
4
3
2
1
0
USI1SLA6
USI1SLA5
USI1SLA4
USI1SLA3
USI1SLA2
USI1SLA1
USI1SLA0
USI1GCE
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : 00H
USI1SLA[6:0]
These bits configure the slave address of I2C when it operates in
I2C slave mode.
USI1GCE
This bit decides whether I2C allows general call address or not in
I2C slave mode.
0
Ignore general call address
1
Allow general call address
Summary of Contents for MC96F6332D
Page 24: ...MC96F6432 24 June 22 2018 Ver 2 9 4 Package Diagram Figure 4 1 48 Pin LQFP 0707 Package...
Page 25: ...MC96F6432 June 22 2018 Ver 2 9 25 Figure 4 2 44 Pin MQFP Package...
Page 26: ...MC96F6432 26 June 22 2018 Ver 2 9 Figure 4 3 32 Pin LQFP Package...
Page 27: ...MC96F6432 June 22 2018 Ver 2 9 27 Figure 4 4 32 Pin SOP Package...
Page 28: ...MC96F6432 28 June 22 2018 Ver 2 9 Figure 4 5 28 Pin SOP Package...