Table Of Tables
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
ii
T
ABLE
8-17 P
ROTECTION
L
EVELS
............................................................................................................. 8-30
T
ABLE
8-18 E
NABLES FROM
PGB C
ORE TO
I/O P
ADS
, L
ISTED
A
LPHABETICALLY
.................................... 8-35
T
ABLE
8-19 C
ONTROL AND
D
ATA
F
ROM
I/O P
ADS TO
C
ORE
, L
ISTED
A
LPHABETICALLY
......................... 8-35
T
ABLE
8-20 C
ONTROL
& D
ATA
S
IGNALS
F
ROM
C
ORE TO
I/O P
ADS
, L
ISTED
A
LPHABETICALLY
.............. 8-35
T
ABLE
8-21 C
ONFIGURATION
PCI V
ENDOR
ID R
EGISTER
......................................................................... 8-37
T
ABLE
8-22 C
ONFIGURATION
PCI D
EVICE
ID R
EGISTER
........................................................................... 8-37
T
ABLE
8-23 C
ONFIGURATION
PCI C
OMMAND
R
EGISTER
.......................................................................... 8-37
T
ABLE
8-24 C
ONFIGURATION
PCI S
TATUS
R
EGISTER
............................................................................... 8-38
T
ABLE
8-25 C
ONFIGURATION
D
EVICE
R
EVISION
I
DENTIFICATION
R
EGISTER
........................................... 8-38
T
ABLE
8-26 C
ONFIGURATION
C
LASS
C
ODE
R
EGISTER
............................................................................... 8-39
T
ABLE
8-27 C
ONFIGURATION
C
ACHE
-L
INE
S
IZE
R
EGISTER
....................................................................... 8-39
T
ABLE
8-28 C
ONFIGURATION
M
ASTER
L
ATENCY
T
IMER
R
EGISTER
......................................................... 8-40
T
ABLE
8-29 H
EADER
T
YPE
R
EGISTER
....................................................................................................... 8-40
T
ABLE
8-30 S
UBSYSTEM
V
ENDOR
ID R
EGISTER
....................................................................................... 8-40
T
ABLE
8-31 S
UBSYSTEM
ID R
EGISTER
..................................................................................................... 8-41
T
ABLE
8-32 I
NTERRUPT
L
INE
R
EGISTER
................................................................................................... 8-41
T
ABLE
8-33 I
NTERRUPT
P
IN
R
EGISTER
...................................................................................................... 8-41
T
ABLE
8-34 MIN_GNT R
EGISTER
............................................................................................................ 8-42
T
ABLE
8-35 MAX_LAT R
EGISTER
........................................................................................................... 8-42
T
ABLE
8-36 C
ONFIGURATION
TRDY T
IMEOUT
V
ALUE
............................................................................ 8-42
T
ABLE
8-37 C
ONFIGURATION
R
ETRY
T
IMEOUT
V
ALUE
............................................................................ 8-43
T
ABLE
9-1 B
LOCK AND
S
LICE
T
RANSFER
T
YPES
......................................................................................... 9-4
T
ABLE
9-2 DMAC R
EGISTERS
.................................................................................................................... 9-9
T
ABLE
9-3 C
HANNEL
C
ONTROL
R
EGISTER
F
IELD
D
ESCRIPTIONS
.............................................................. 9-11
T
ABLE
9-4 C
HANNEL
S
TATUS
R
EGISTER
F
IELD
D
ESCRIPTIONS
................................................................. 9-13
T
ABLE
9-5 S
OURCE
A
DDRESS
R
EGISTER
F
IELD
D
EFINITIONS
.................................................................... 9-14
T
ABLE
9-6 D
ESTINATION
A
DDRESS
R
EGISTER
F
IELD
D
EFINITIONS
........................................................... 9-15
T
ABLE
9-7 C
URRENT
B
YTE
C
OUNT
R
EGISTER
F
IELD
D
EFINITIONS
........................................................... 9-15
T
ABLE
9-8 N
EXT
R
ECORD
P
OINTER
R
EGISTER
F
IELD
D
EFINITIONS
.......................................................... 9-16
T
ABLE
9-9 G
LOBAL
C
ONTROL AND
S
TATUS
R
EGISTER
F
IELD
D
ESCRIPTIONS
........................................... 9-16
T
ABLE
9-10 C790 B
US
E
RROR
A
DDRESS
R
EGISTER
F
IELD
D
ESCRIPTIONS
................................................ 9-17
T
ABLE
9-11 G-B
US
E
RROR
A
DDRESS
R
EGISTER
F
IELD
D
ESCRIPTIONS
..................................................... 9-18
T
ABLE
10-1 T
IMER
M
ODES AND
C
HANNELS
............................................................................................. 10-1
T
ABLE
10-2 TX7901 P
ROGRAMMABLE
T
IMER
/C
OUNTER
S
IGNALS
.......................................................... 10-4
T
ABLE
10-3 T
IMER
/C
OUNTER
C
ONFIGURATION
R
EGISTERS
...................................................................... 10-5
T
ABLE
10-4 F
IELD
D
ESCRIPTIONS FOR
T
IMER
C
ONTROL
R
EGISTERS
TMTCR
X
........................................ 10-6
T
ABLE
10-5 F
IELDS
D
ESCRIPTIONS OF
I
NTERVAL
T
IMER
M
ODE
R
EGISTERS
TMITMR
X
.......................... 10-7
T
ABLE
10-6 F
IELD
D
ESCRIPTIONS FOR
D
IVIDER
R
EGISTERS
TMCCDR0, TMCCDR1, TMCCDR2 ........ 10-8
T
ABLE
10-7 F
IELD
D
ESCRIPTIONS FOR
P
ULSE
G
ENERATOR
M
ODE
R
EGISTERS
TMPGMR
X
..................... 10-9
T
ABLE
10-8 W
ATCHDOG
T
IMER
M
ODE
R
EGISTER
(TMWTMR) F
IELD
D
ESCRIPTIONS
........................... 10-10
T
ABLE
10-9 F
IELD
D
ESCRIPTIONS FOR
T
IMER
I
NTERRUPT
S
TATUS
R
EGISTERS
TMTISR
X
..................... 10-11
T
ABLE
10-10 F
IELD
D
ESCRIPTIONS FOR
T
IME
C
OMPARE
R
EGISTERS
TMCPRA
X
, TMCPRB
X
.............. 10-13
T
ABLE
10-11 F
IELD
D
ESCRIPTIONS OF
T
IMER
R
EAD
R
EGISTERS
TMTRR
X
............................................ 10-14
T
ABLE
10-12 I
NTERRUPT CONTROL WITH THE
TIIE
AND
TZCE
BITS
...................................................... 10-15
T
ABLE
10-13 D
IVIDER VALUES AND
C
OUNTER
F
REQUENCIES
G
ENERATED
............................................ 10-17
T
ABLE
11-1 M
ASKABLE
I
NTERRUPT
S
OURCES
.......................................................................................... 11-1
T
ABLE
11-2 I
NTERRUPT
C
ONTROLLER
R
EGISTERS
.................................................................................... 11-2
T
ABLE
11-3 I
NTERRUPT
S
TATUS
R
EGISTER
F
IELD
D
ESCRIPTION
............................................................... 11-2
T
ABLE
11-4 I
NTERRUPT
M
ASK
R
EGISTER
F
IELD
D
ESCRIPTION
................................................................. 11-3
T
ABLE
12-1 MII I
NTERFACE
S
IGNALS
....................................................................................................... 12-4
T
ABLE
12-2 MAC C
ONFIGURATION
R
EGISTERS
....................................................................................... 12-5
T
ABLE
12-3 MAC C
OUNTERS
................................................................................................................... 12-6
T
ABLE
12-4 MIIM (M
EDIA
I
NDEPENDENT
I
NTERFACE
M
ANAGEMENT
) R
EGISTERS
.................................. 12-7
T
ABLE
12-5 MAC “P
ERFECT
T
ABLE
” V
ALUES
......................................................................................... 12-7
T
ABLE
12-6 MAC H
ASH
T
ABLE VALUES
................................................................................................... 12-7
Содержание TMPR7901
Страница 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Страница 14: ...Handling Precautions ...
Страница 15: ......
Страница 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 41: ...4 Precautions and Usage Considerations 4 2 ...
Страница 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Страница 43: ......
Страница 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Страница 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...