Chapter 14: UARTS WITH FIFOS
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
14-5
Table 14-2 Device Register Addressing for UARTs 0 & 1: Little Endian Mode
G-Bus
Register
Offset
Address
[7:2]
Byte
Enables
D
L
A
B
Bank
Offset
Acronym
Name
Notes
00
0000_00
1110
0
0
RBR
Receive Buffer Register
R/O. See 14.4.2.
00
0000_00
1110
0
0
THR
Transmit Holding Register
W/O. See 14.4.3.
00
0000_00
1110
1
0
DLL
Divisor Latch (LS)
R/W. See 14.4.13.
04
0000_01
1110
0
1
IER
Interrupt Enable Register
R/W. See 14.4.8.
04
0000_01
1110
1
1
DLM
Divisor Latch (MS)
R/W. See 14.4.13.
08
0000_10
1110
X
2
IIR
Interrupt ID Register
R/O. See 14.4.7.
08
0000_10
1110
X
2
FCR
FIFO Control Register
W/O. See 14.4.6.
0C
0000_11
1110
X
3
LCR
Line Control Register
R/W. See 14.4.4.
10
0001_00
1110
X
4
MCR
Modem Control Register
R/W. See 14.4.9.
14
0001_01
1110
X
5
LSR
Line Status Register
R/O. See 14.4.5.
18
0001_10
1110
X
6
MSR
Modem Status Register
R/W. See 14.4.10.
1C
0001_11
1110
X
7
SCR
Scratch Register
R/W. See 14.4.11.
20
0010_00
1110
X
8
PSR
Pre-scaler Register
R/W. See 14.4.12
Note:
*1 X = don’t care, either 0 or 1, R/O = Read Only, W/O = Write Only.
*2 There are no RXFIFO or TXFIFO registers.
*3 The base address for UART0 is 0x1E00_7000. The base address for UART1 is 0x1E00_8000.
Table 14-3 Device Register Addressing for UARTs 0 & 1: Big Endian Mode
G-Bus
Register
Offset
Address
[7:2]
Byte
Enables
D
L
A
B
Bank
Offset
Acronym
Name
Notes
00
0000_00
0111
0
0
RBR
Receive Buffer Register
R/O. See 14.4.2.
00
0000_00
0111
0
0
THR
Transmit Holding Register
W/O. See 14.4.3.
00
0000_00
0111
1
0
DLL
Divisor Latch (LS)
R/W. See 14.4.13.
04
0000_01
0111
0
1
IER
Interrupt Enable Register
R/W. See 14.4.8.
04
0000_01
0111
1
1
DLM
Divisor Latch (MS)
R/W. See 14.4.13.
08
0000_10
0111
X
2
IIR
Interrupt ID Register
R/O. See 14.4.7.
08
0000_10
0111
X
2
FCR
FIFO Control Register
W/O. See 14.4.6.
0C
0000_11
0111
X
3
LCR
Line Control Register
R/W. See 14.4.4.
10
0001_00
0111
X
4
MCR
Modem Control Register
R/W. See 14.4.9.
14
0001_01
0111
X
5
LSR
Line Status Register
R/O. See 14.4.5.
18
0001_10
0111
X
6
MSR
Modem Status Register
R/W. See 14.4.10.
1C
0001_11
0111
X
7
SCR
Scratch Register
R/W. See 14.4.11.
20
0010_00
0111
X
8
PSR
Pre-scaler Register
R/W. See 14.4.12
Notes:
*1 X = don’t care, either 0 or 1, R/O = Read Only, W/O = Write Only.
*2 There are no RXFIFO or TXFIFO registers.
*3 The base address for UART0 is 0x1E00_7000. The base address for UART1 is 0x1E00_8000.
Содержание TMPR7901
Страница 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Страница 14: ...Handling Precautions ...
Страница 15: ......
Страница 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 41: ...4 Precautions and Usage Considerations 4 2 ...
Страница 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Страница 43: ......
Страница 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Страница 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...