Table Of Contents
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
i
TABLE OF FIGURES
F
IGURE
3-1 TX7901 B
LOCK
D
IAGRAM
....................................................................................................... 3-1
F
IGURE
3-2 A
TYPICAL SYSTEM UTILIZING
TX7901.................................................................................... 3-3
F
IGURE
4-1 M
EMORY
M
AP
.......................................................................................................................... 4-1
F
IGURE
5-1 C790 B
LOCK
D
IAGRAM
............................................................................................................. 5-2
F
IGURE
6-1 T
WO
-
STAGE
D
ECODING
............................................................................................................ 6-2
F
IGURE
6-2 I
NITIAL
S
ETTING AFTER
R
ESET
................................................................................................. 6-3
F
IGURE
6-3 E
XAMPLE
C
ONNECTION OF
S
INGLE
-
SIDED
DIMM
S
.................................................................. 6-4
F
IGURE
6-4 E
XAMPLE
C
ONNECTION OF
D
OUBLE
-
SIDED
DIMM
S
................................................................ 6-5
F
IGURE
6-5 SDRAM R
EGISTERS
................................................................................................................ 6-8
F
IGURE
6-6 E
XAMPLE
T
IMING
P
ARAMETERS
............................................................................................. 6-10
F
IGURE
6-7 C
HECK
M
ATRIX FOR
D
ATA
ECC C
ODE
.................................................................................. 6-23
F
IGURE
6-8 R
EAD
M
ODIFY
W
RITE
T
RANSACTION BY THE
SDRAM C
ONTROLLER
................................... 6-24
F
IGURE
7-1 C790 B
US
/ G-B
US
B
RIDGE
B
LOCK
D
IAGRAM
......................................................................... 7-1
F
IGURE
7-2 G-B
RIDGE
A
DDRESS
T
RANSLATION
......................................................................................... 7-2
F
IGURE
7-3 B
I
-E
NDIAN
S
UPPORT
................................................................................................................ 7-3
F
IGURE
8-1 T
OP LEVEL
B
LOCK
D
IAGRAM
................................................................................................... 8-2
F
IGURE
8-2 PGB S
IGNALS
........................................................................................................................... 8-3
F
IGURE
8-3 W
RITE TO
PCI
FROM
G-B
US
..................................................................................................... 8-6
F
IGURE
8-4 G-B
US
M
ASTER
R
EAD FROM
PCI ............................................................................................. 8-8
F
IGURE
8-5 S
TATE
D
IAGRAM FOR
G-B
US
M
ASTER
R
EAD FROM
PCI .......................................................... 8-8
F
IGURE
8-6 PCI M
ASTER
W
RITING TO THE
G-B
US
................................................................................... 8-10
F
IGURE
8-7 PCI M
ASTER
R
EADING FROM
G-B
US
..................................................................................... 8-11
F
IGURE
8-8 G-B
US TO
PCI A
DDRESS
M
APPING
, A
DDITION METHOD
........................................................ 8-12
F
IGURE
8-9 PCI
TO
G-B
US
A
DDRESS
M
APPING
........................................................................................ 8-13
F
IGURE
8-10 T
RANSACTIONS WITH A
G-B
US
M
ASTER
............................................................................... 8-14
F
IGURE
8-11 PCI A
RBITER
I
MPLEMENTATION
.......................................................................................... 8-16
F
IGURE
8-12 H
IGH
L
EVEL
A
RCHITECTURE OF
PCI
CORE
.......................................................................... 8-33
F
IGURE
8-13
PCI
AND
A
PPLICATION
S
IGNALS FOR
PCI C
ORE
................................................................... 8-34
F
IGURE
9-1 R
OUND
-R
OBIN
P
RIORITY
S
CHEME
........................................................................................... 9-3
F
IGURE
9-2 DMA C
HANNEL
5 .................................................................................................................... 9-5
F
IGURE
9-3 C790 B
US
O
PERATIONS
W
ITH
C
YCLE
S
TEALING
..................................................................... 9-5
F
IGURE
9-4 C790 B
US
O
PERATIONS
W
ITHOUT
C
YCLE
S
TEALING
............................................................... 9-5
F
IGURE
9-5 C790 B
US
U
NALIGNED
A
DDRESS
C
YCLE
B
REAK
D
OWN
.......................................................... 9-7
F
IGURE
9-6 DMAC O
PERATION
.................................................................................................................. 9-8
F
IGURE
10-1 T
IMER
M
ODULE
C
ONNECTIONS INSIDE THE
TX7901............................................................ 10-2
F
IGURE
10-2 T
IMER
0, T
IMER
1,
AND
T
IMER
2 C
ONNECTIONS
.................................................................. 10-3
F
IGURE
10-3 I
NTERVAL
T
IMER
O
PERATION USING
I
NTERNAL
C
LOCK
..................................................... 10-16
F
IGURE
10-4 I
NTERVAL
T
IMER
O
PERATION USING
E
XTERNAL
C
LOCK
.................................................... 10-16
F
IGURE
10-5 P
ULSE
G
ENERATOR
M
ODE
O
PERATION
.............................................................................. 10-19
F
IGURE
10-6 W
ATCHDOG
T
IMER
M
ODE
O
PERATION OF
T
IMER
/C
OUNTER
.............................................. 10-20
F
IGURE
10-7 I
NTERVAL
T
IMING
E
XAMPLE
U
SING
I
NTERNAL
C
LOCK
...................................................... 10-21
F
IGURE
10-8 I
NTERVAL
T
IMING
E
XAMPLE
U
SING
E
XTERNAL
I
NPUT
C
LOCK
.......................................... 10-21
F
IGURE
10-9 P
ULSE
G
ENERATOR
M
ODE
T
IMING
E
XAMPLE
.................................................................... 10-22
F
IGURE
10-10 W
ATCHDOG
T
IMER
T
IMING
E
XAMPLE
.............................................................................. 10-22
F
IGURE
12-1 TX7901 10/100 MAC B
LOCK
D
IAGRAM
............................................................................. 12-1
F
IGURE
12-2 MAC M
EMORY
S
HARING WITH
C790 .................................................................................. 12-2
F
IGURE
12-3 F
IELDS OF
MIIM C
ONTROL
R
EGISTER
............................................................................... 12-33
F
IGURE
12-4 F
IELDS OF
MIIM D
ATA
R
EGISTER
...................................................................................... 12-34
F
IGURE
12-5 I
MPERFECT
F
ILTERING OF
I
NCOMING
F
RAMES
.................................................................... 12-34
F
IGURE
12-6 D
ESCRIPTOR
R
ING AND
C
HAIN
S
TRUCTURE
....................................................................... 12-37
F
IGURE
12-7 R
ECEIVE
D
ESCRIPTOR
F
ORMAT
.......................................................................................... 12-38
F
IGURE
12-8 T
RANSMIT
D
ESCRIPTOR
F
ORMAT
....................................................................................... 12-40
F
IGURE
14-1 UART B
LOCK
D
IAGRAM
..................................................................................................... 14-1
Содержание TMPR7901
Страница 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Страница 14: ...Handling Precautions ...
Страница 15: ......
Страница 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 41: ...4 Precautions and Usage Considerations 4 2 ...
Страница 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Страница 43: ......
Страница 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Страница 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...