Table Of Contents
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
ii
6.8
SDRAM I
NITIALIZATION
....................................................................................................... 6-25
CHAPTER 7.
C790 BUS / G-BUS BRIDGE ...................................................................................... 7-1
7.1
I
NTRODUCTION
......................................................................................................................... 7-1
7.2
A
DDRESS
S
PACE
D
ECODE AND
T
RANSLATION
.......................................................................... 7-2
7.3
B
US
T
RANSACTIONS
................................................................................................................. 7-2
7.4
E
NDIANNESS
............................................................................................................................. 7-3
7.5
B
US
E
RRORS
............................................................................................................................. 7-4
7.6
R
EGISTERS
................................................................................................................................ 7-5
7.6.1
System Configuration Register ............................................................................................ 7-6
7.6.2
C790 Bus Control Register .................................................................................................. 7-6
7.6.3
C790 Bus Status Register..................................................................................................... 7-8
7.6.4
C790 Bus Bad Address Register .......................................................................................... 7-9
7.6.5
CG Upper Internal Register Address (UIRA) ...................................................................... 7-9
7.6.6
CG Lower Internal Register Address (LIRA)..................................................................... 7-10
7.6.7
CG Upper ROM Address Register (UROMA) ................................................................... 7-10
7.6.8
CG Lower ROM Address Register (LROMA) .................................................................... 7-11
7.6.9
CG Upper PCI Address Register (CGUPA0, CGUPA1, CGUPA2, CGUPA3)................. 7-11
7.6.10
CG Lower PCI Address Register (CGLPA0, CGLPA1, CGLPA2, CGLPA3) ................... 7-12
7.6.11
GC Upper Internal Register Address Register (GCUIRA) ................................................ 7-12
7.6.12
GC Lower Internal Register Address Register (GCLIRA) ................................................. 7-13
7.6.13
GC Upper Memory Address Register (GCUMAx)............................................................. 7-13
7.6.14
GC Lower Memory Address Register (GCLMAx) ............................................................. 7-14
7.6.15
Interrupt Status Register (IRSTAT).................................................................................... 7-14
7.6.16
Interrupt Mask Register (IRMSK)...................................................................................... 7-16
7.6.17
C790 Bus Latency Timer (LT)............................................................................................ 7-16
7.6.18
NMI Status Register (NRSTAT).......................................................................................... 7-17
7.6.19
G-Bus Master Latency Timer............................................................................................. 7-17
7.6.20
G- Bus Broken Master Latency Timer ............................................................................... 7-18
7.6.21
G- Bus Slave Latency Timer .............................................................................................. 7-18
7.6.22
G-Bus Retry Timer ............................................................................................................. 7-19
7.6.23
GC Control Register ......................................................................................................... 7-20
7.6.24
G-Bus Status Register ........................................................................................................ 7-21
7.6.25
G-Bus Bad Address Register.............................................................................................. 7-22
7.6.26
G-Bus Arbiter Request Status Register .............................................................................. 7-22
7.6.27
G-Bus Arbiter Granted Status Register ............................................................................. 7-23
7.6.28
G-Bus Arbiter Master Status Register .............................................................................. 7-24
7.6.29
G-Bus Arbiter Control Register ......................................................................................... 7-24
CHAPTER 8.
PCI/G-BUS BRIDGE ................................................................................................... 8-1
8.1
PCI/G-B
US
B
RIDGE
(“PGB”) ................................................................................................... 8-1
8.1.1
Overview .............................................................................................................................. 8-1
8.1.2
PCI / G-Bus Bridge Interface Signals.................................................................................. 8-4
8.2
T
HEORY OF
O
PERATION
............................................................................................................ 8-5
8.2.1
G-Bus Write to PCI (Bridge Master Write) ......................................................................... 8-5
8.2.2
G-Bus Master Reading from PCI (Bridge Master Read)..................................................... 8-6
8.2.3
PCI Master Writing to G-Bus Slave (Bridge Target Write)................................................. 8-9
8.2.4
PCI Master Reading from G-Bus Slave (Bridge Target Read).......................................... 8-10
8.2.5
Doorbell Feature ............................................................................................................... 8-11
8.2.6
PCI Transaction Commands Supported. ........................................................................... 8-11
8.2.7
Lower Address Bits ............................................................................................................ 8-12
8.2.8
G-Bus to PCI Address Mapping, Addition method ............................................................ 8-12
8.2.9
PCI to G-Bus Address Mapping ........................................................................................ 8-13
8.2.10
Bus Error Handling Policies ............................................................................................. 8-13
8.2.11
PCI Bus Arbiter ................................................................................................................. 8-15
Содержание TMPR7901
Страница 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Страница 14: ...Handling Precautions ...
Страница 15: ......
Страница 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 41: ...4 Precautions and Usage Considerations 4 2 ...
Страница 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Страница 43: ......
Страница 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Страница 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...