Chapter 8: PCI/G-Bus Bridge
TX7901 User’s Manual (Rev. 6.30T – Nov, 2001)
8-39
8.7.6 Class Code Register
Address: 08h
Bits Used: Bits 31:8 are used at this address.
Access: Read Only
The Class Code register contains a code value identifying the generic function of this device.
Table 8-26 Configuration Class Code Register
Bits
Description
Reset
23:0
Class Code value
000000h
8.7.7 Cache-Line Size Register
Address: 0Ch
Bits Used: Bits 7:0 are used at this address.
Access: Read/Write
For better performance, use values up to 32 (20h). If this register is “00h”, then “Memory
Write and Invalidate” commands will be converted into “Memory Write” commands. Also,
“Memory Read Line” and “Memory Read Multiple” commands will be converted into
“Memory Read” commands. Refer to sections 3.1.1, 3.1.2 and 6.2.4 of the PCI Local Bus
Specifications, Ver. 2.15 for further information.
Table 8-27 Configuration Cache-Line Size Register
Bits
Description
Reset
7:0
Cache-line size (in terms of 32-bit words)
00h
Содержание TMPR7901
Страница 1: ...TX System RISC TX79 Family TMPR7901 Symmetric 2 way superscalar 64 bit CPU ...
Страница 14: ...Handling Precautions ...
Страница 15: ......
Страница 17: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 41: ...4 Precautions and Usage Considerations 4 2 ...
Страница 42: ...TX7901 User s Manual Rev 6 30T November 2001 DOCUMENT NUMBER M 99 00004 07 ...
Страница 43: ......
Страница 259: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 1 13 Removed ...
Страница 260: ...Chapter 13 Removed TX7901 User s Manual Rev 6 30T Nov 2001 13 2 ...