List of Figures
1-1.
Simplified Block Diagram
.................................................................................................
1-2.
Typical Circuit Configuration
.............................................................................................
2-1.
Low Power Analog Bypass
...............................................................................................
2-2.
Stereo Headphone Configuration
.......................................................................................
2-3.
Conceptual Circuit for Pop-Free Power-up
............................................................................
2-4.
Low Power Mono DAC to Differential Headphone
....................................................................
2-5.
Configuration for Using Headphone Amplifier in Class-D Mode
....................................................
2-6.
Digital Microphone in TLV320DAC3203
...............................................................................
2-7.
Timing Diagram for Digital Microphone Interface
.....................................................................
2-8.
Signal Chain for PRB_R1 and PRB_R4
................................................................................
2-9.
Signal Chain PRB_R2 and PRB_R5
....................................................................................
2-10.
Signal Chain for PRB_R3 and PRB_R6
................................................................................
2-11.
Signal Chain for PRB_R7 and PRB_R10
..............................................................................
2-12.
Signal Chain for PRB_R8 and PRB_R11
..............................................................................
2-13.
Signal Chain for PRB_R9 and PRB_R12
..............................................................................
2-14.
Signal Chain for PRB_R13 and PRB_R16
.............................................................................
2-15.
Signal Chain for PRB_R14 and PRB_R17
.............................................................................
2-16.
Signal for PRB_R15 and PRB_R18
.....................................................................................
2-17.
Decimation Filter A, Frequency Response
............................................................................
2-18.
Decimation Filter B, Frequency Response
.............................................................................
2-19.
Decimation Filter C, Frequency Response
.............................................................................
2-20.
Signal Chain for PRB_P1 and PRB_P4
................................................................................
2-21.
Signal Chain for PRB_P2, PRB_P5, PRB_P10 and PRB_P15
.....................................................
2-22.
Signal Chain for PRB_P3, PRB_P6, PRB_P11 and PRB_P16
.....................................................
2-23.
Signal Chain for PRB_P7, PRB_P12, PRB_P17 and PRB_P20
....................................................
2-24.
Signal Chain for PRB_P8 and PRB_P13
...............................................................................
2-25.
Signal Chain for PRB_P9 and PRB_P14
...............................................................................
2-26.
Signal Chain for PRB_P18 and PRB_P21
.............................................................................
2-27.
Signal Chain for PRB_P19 and PRB_P22
.............................................................................
2-28.
Signal Chain for PRB_P23
...............................................................................................
2-29.
Signal Chain for PRB_P24
...............................................................................................
2-30.
Signal Chain for PRB_P25
...............................................................................................
2-31.
DAC Interpolation Filter A, Frequency Response
.....................................................................
2-32.
Channel Interpolation Filter B, Frequency Response
.................................................................
2-33.
DAC Interpolation Filter C, Frequency Response
....................................................................
2-34.
Timing Diagram for Right-Justified Mode
..............................................................................
2-35.
Timing Diagram for Left-Justified Mode
................................................................................
2-36.
Timing Diagram for Left-Justified Mode with Offset=1
................................................................
2-37.
Timing Diagram for Left-Justified Mode with Offset=0 and inverted bit clock
.....................................
2-38.
Timing Diagram for I
2
S Mode
............................................................................................
2-39.
Timing Diagram for I
2
S Mode with offset=2
............................................................................
2-40.
Timing Diagram for I
2
S Mode with offset=0 and bit clock invert
.....................................................
2-41.
Timing Diagram for DSP Mode
..........................................................................................
2-42.
Timing Diagram for DSP Mode with offset = 1
........................................................................
2-43.
Timing Diagram for DSP Mode with offset = 0 and bit clock inverted
..............................................
2-44.
Audio Serial Interface Multiplexing
......................................................................................
2-45.
Clock Distribution Tree
....................................................................................................
7
SLAU434 – May 2012
List of Figures
Copyright © 2012, Texas Instruments Incorporated