BCLK
WCLK
DIN/
DOUT
n-1 n-2
1
0
0
n-1 n-2
1
0
LSB
MSB
Left Channel
Right Channel
n-3
2
2
n-3
LSB
MSB
1/fs
Audio Digital I/O Interface
By default when the word-clocks and bit-clocks are generated by the TLV320DAC3203, these clocks are
active only when the codec (ADC, DAC or both) are powered up within the device. This is done to save
power. However, it also supports a feature when both the word clocks and bit-clocks can be active even
when the codec in the device is powered down. This is useful when using the TDM mode with multiple
codecs on the same bus, or when word-clock or bit-clocks are used in the system as general-purpose
clocks.
2.6.1 Right Justified Mode
The Audio Interface of the TLV320DAC3203 can be put into Right Justified Mode by programming Page 0,
Register 27, D(7:6) = 10. In right-justified mode, the LSB of the left channel is valid on the rising edge of
the bit clock preceding the falling edge of the word clock. Similarly, the LSB of the right channel is valid on
the rising edge of the bit clock preceding the rising edge of the word clock.
Figure 2-34. Timing Diagram for Right-Justified Mode
For Right-Justified mode, the number of bit-clocks per frame should be greater than twice the
programmed word-length of the data.
57
SLAU434 – May 2012
TLV320DAC3203 Application
Copyright © 2012, Texas Instruments Incorporated