Page 0 Registers
Page 0 / Register 30: Clock Setting Register 10, BCLK N Divider - 0x00 / 0x1E (continued)
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D6-D0
R/W
000 0001
BCLK N Divider value
0000 0000: BCLK N divider = 128
0000 0001: BCLK N divider = 1
…
1111 1110: BCLK N divider = 126
1111 1111: BCLK N divider = 127
5.2.31
Page 0 / Register 31: Audio Interface Setting Register 4, Secondary Audio Interface -
0x00 / 0x1F
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7
R
0
Reserved. Write only default values
D6-D5
R/W
00
Secondary Bit Clock Multiplexer
00: Secondary Bit Clock = GPIO (** Availble only for WCSP Package)
01: Secondary Bit Clock = SCLK
10: Secondary Bit Clock = MISO
11: Secondary Bit Clock = DOUT
D4-D3
R/W
00
Secondary Word Clock Multiplexer
00: Secondary Word Clock = GPIO (** Availble only for WCSP Package)
01: Secondary Word Clock = SCLK
10: Secondary Word Clock = MISO
11: Secondary Word Clock = DOUT
D2-D1
R/W
00
ADC Word Clock Multiplexer
00: ADC Word Clock = GPIO (** Availble only for WCSP Package)
01: ADC Word Clock = SCLK
10: ADC Word Clock = MISO
11: Do not use
D0
R/W
0
Secondary Data Input Multiplexer
0: Secondary Data Input = GPIO (** Availble only for WCSP Package)
1: Secondary Data Input = SCLK
5.2.32
Page 0 / Register 32: Audio Interface Setting Register 5 - 0x00 / 0x20
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D4
R
0000
Reserved. Write only default values
D3
R/W
0
Primary / Secondary Bit Clock Control
0: Primary Bit Clock(BCLK) is used for Audio Interface and Clocking
1: Secondary Bit Clock is used for Audio Interface and Clocking
D2
R/W
0
Primary / Secondary Word Clock Control
0: Primary Word Clock(WCLK) is used for Audio Interface
1: Secondary Word Clock is used for Audio Interface
D1
R/W
0
Reserved. Write only default value
D0
R/W
0
Audio Data In Control
0: DIN is used for Audio Data In
1: Secondary Data In is used for Audio Data In
5.2.33
Page 0 / Register 33: Audio Interface Setting Register 6 - 0x00 / 0x21
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7
R/W
0
BCLK Output Control
0: BCLK Output = Generated Primary Bit Clock
1: BCLK Output = Secondary Bit Clock Input
D6
R/W
0
Secondary Bit Clock Output Control
0: Secondary Bit Clock = BCLK input
1: Secondary Bit Clock = Generated Primary Bit Clock
85
SLAU434 – May 2012
Register Map
Copyright © 2012, Texas Instruments Incorporated