BCLK
WCLK
DOUT
DOUT_int
S_DIN
BCLK
DIN
WCLK
DIN
DOUT
Primary
Audio
Processor
S_WCLK
DAC_FS
ADC_FS
S_BCLK
BCLK_OUT
BCLK
S_BCLK
WCLK
S_WCLK
DIN
S_DIN
WCLK
ADC_WCLK
Audio
Digital
Serial
Interface
BCLK_INT
DAC_WCLK_INT
ADC_WCLK_INT
DIN_INT
GPIO
SCLK
MISO
S_BCLK
DOUT
BCLK
BCLK_OUT
GPIO
SCLK
MISO
S_WCLK
DOUT
WCLK
DAC_FS
ADC_FS
GPIO
SCLK
S_DIN
DOUT_int
DIN
MISO
(S_DOUT)
Clock
Generation
BCLK_OUT
DAC_FS
ADC_FS
WCLK
DIN
DOUT
Secondary
Audio
Processor
BCLK
GPIO
SCLK
MISO
ADC_FS
ADC_WCLK
BCLK2
WCLK2
Audio Digital I/O Interface
2.6.5 Secondary I
2
S
The audio serial interface on the TLV320DAC3203 has an extensive IO control to allow communication
with two independent processors for audio data. Each processor can communicate with the device one at
a time. This feature is enabled by register programming of the various pin selections.
Figure 2-44. Audio Serial Interface Multiplexing
The secondary audio interface uses multifunction pins. For an overview on multifunction pins please see
illustrates possible audio interface routing. The multifunction pins SCLK and
MISO are only available in I
2
C communication mode.
This multiplexing capability allows the TLV320DAC3203 to communicate with two separate devices with
independent I
2
S/PCM busses, one at a time.
61
SLAU434 – May 2012
TLV320DAC3203 Application
Copyright © 2012, Texas Instruments Incorporated