5.3.14
Page 1 / Register 17: HPR Driver Gain Setting Register - 0x01 / 0x11
..............................
5.3.15
Page 1 / Register 18-19: Reserved Register - 0x01 / 0x12-0x13
.....................................
5.3.16
Page 1 / Register 20: Headphone Driver Startup Control Register - 0x01 / 0x14
..................
5.3.17
Page 1 / Register 21: Reserved Register - 0x01 / 0x15
...............................................
5.3.18
Page 1 / Register 22: INL to HPL Volume Control Register - 0x01 / 0x16
..........................
5.3.19
Page 1 / Register 23: INR to HPR Volume Control Register - 0x01 / 0x17
.........................
5.3.20
Page 1 / Register 24-50: Reserved Register - 0x01 / 0x18-0x32
.....................................
5.3.21
Page 1 / Register 51: MICBIAS Configuration Register - 0x01 / 0x33
...............................
5.3.22
Page 1 / Register 52-57: Reserved Register - 0x01 / 0x34-0x39
.....................................
5.3.23
Page 1 / Register 58: Analog Input Settings - 0x01 / 0x3A
............................................
5.3.24
Page 1 / Register 59-62: Reserved Register - 0x01 / 0x3B-0x3E
....................................
5.3.25
Page 1 / Register 63: DAC Analog Gain Control Flag Register - 0x01 / 0x3F
......................
5.3.26
Page 1 / Register 64-70: Reserved Register - 0x01 / 0x40-0x46
.....................................
5.3.27
Page 1 / Register 71: Analog Input Quick Charging Configuration Register - 0x01 / 0x47
........
5.3.28
Page 1 / Register 72-122: Reserved Register - 0x01 / 0x48-0x7A
...................................
5.3.29
Page 1 / Register 123: Reference Power-up Configuration Register - 0x01 / 0x7B
................
5.3.30
Page 1 / Register 124: Reserved Register - 0x01 / 0x7C
..............................................
5.3.31
Page 1 / Register 125: Offset Callibration Register - 0x01 / 0x7D
....................................
5.3.32
Page 1 / Register 126-127: Reserved Register - 0x01 / 0x7E-0x7F
.................................
5.4
Page 8 Registers
.........................................................................................................
5.4.1
Page 8 / Register 0: Page Select Register - 0x08 / 0x00
..............................................
5.4.2
Page 8 / Register 1: ADC Adaptive Filter Configuration Register - 0x08 / 0x01
....................
5.4.3
Page 8 / Register 2-7: Reserved - 0x08 / 0x02-0x07
...................................................
5.4.4
Page 8 / Register 8-127: ADC Coefficients Buffer-A C(0:29) - 0x08 / 0x08-0x7F
..................
5.5
Page 9 Registers
.........................................................................................................
5.5.1
Page 9 / Register 0: Page Select Register - 0x09 / 0x00
..............................................
5.5.2
Page 9 / Register 1-7: Reserved - 0x09 / 0x01-0x07
...................................................
5.5.3
Page 9 / Register 8-15: ADC Coefficients Buffer-A C(30:31) - 0x09 / 0x08-0x0F
..................
5.5.4
Page 9 / Register 16-31: Reserved - 0x09 / 0x10-0x1F
................................................
5.5.5
Page 9 / Register 32-127: ADC Coefficients Buffer-A C(36:59) - 0x09 / 0x20-0x7F
...............
5.6
Page 10 Registers
.......................................................................................................
5.6.1
Page 10 / Register 0: Page Select Register - 0x0A / 0x00
............................................
5.6.2
Page 10 / Register 1-7: Reserved - 0x0A / 0x01-0x07
.................................................
5.6.3
Page 10 / Register 8-23: ADC Coefficients Buffer-A C(60:63) - 0x0A / 0x08-0x17
................
5.6.4
Page 10 / Register 24-127: Reserved - 0x0A / 0x18-0x7F
............................................
5.7
Page 26 Registers
.......................................................................................................
5.7.1
Page 26 / Register 0: Page Select Register - 0x1A / 0x00
............................................
5.7.2
Page 26 / Register 1-7: Reserved. - 0x1A / 0x01-0x07
................................................
5.7.3
Page 26 / Register 8-127: ADC Coefficients Buffer-B C(0:29) - 0x1A / 0x08-0x7F
................
5.8
Page 27 Registers
.......................................................................................................
5.8.1
Page 27 / Register 0: Page Select Register - 0x1B / 0x00
............................................
5.8.2
Page 27 / Register 1-7: Reserved. - 0x1B / 0x01-0x07
................................................
5.8.3
Page 27 / Register 8-15: ADC Coefficients Buffer-B C(30:31) - 0x1B / 0x08-0x0F
................
5.8.4
Page 27 / Register 16-31: Reserved. - 0x1B / 0x10-0x1F
.............................................
5.8.5
Page 27 / Register 32-127: ADC Coefficients Buffer-B C(36:59) - 0x1B / 0x20-0x7F
.............
5.9
Page 28 Registers
.......................................................................................................
5.9.1
Page 28 / Register 0: Page Select Register - 0x1C / 0x00
............................................
5.9.2
Page 28 / Register 1-7: Reserved. - 0x1C / 0x01-0x07
................................................
5.9.3
Page 28 / Register 8-23: ADC Coefficients Buffer-B C(60:63) - 0x1C / 0x08-0x17
................
5.9.4
Page 28 / Register 24-127: Reserved. - 0x1C / 0x18-0x7F
...........................................
5.10
Page 44 Registers
.......................................................................................................
5.10.1
Page 44 / Register 0: Page Select Register - 0x2C / 0x00
............................................
5.10.2
Page 44 / Register 1: DAC Adaptive Filter Configuration Register - 0x2C / 0x01
..................
5
SLAU434 – May 2012
Contents
Copyright © 2012, Texas Instruments Incorporated