Page 0 Registers
Page 0 / Register 48: INT1 Interrupt Control Register - 0x00 / 0x30 (continued)
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D3
R/W
0
INT1 Interrupt for Over Current Condition
0: Headphone Over Current condition will not generate a INT1 interrupt.
1: Headphone Over Current condition on either off Left or Right Channels will generate a INT1
interrupt.
Read Page-0, Register-44 to distinguish between HPL and HPR
D2
R/W
0
INT1 Interrupt for overflow event
0: ADC or DAC data overflows does not result in a INT1 interrupt
1: ADC or DAC data overflow will result in a INT1 interrupt.
Read Page-0, Register-42 to distinguish between ADC or DAC data overflow
D1
R
0
Reserved. Write only default value
D0
R/W
0
INT1 pulse control
0: INT1 is active high interrupt of 1 pulse of approx. 2ms duration
1: INT1 is active high interrupt of multiple pulses, each of duration 2ms. To stop the pulse train,
read Page-0, Reg-42d, 44d or 45d
5.2.46
Page 0 / Register 49: INT2 Interrupt Control Register - 0x00 / 0x31
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7
R/W
0
INT2 Interrupt for Headset Insertion Event
0: Headset Insertion event will not generate a INT2 interrupt
1: Headset Insertion even will generate a INT2 interrupt
D6
R/W
0
INT2 Interrupt for Button Press Event
0: Button Press event will not generate a INT2 interrupt
1: Button Press event will generate a INT2 interrupt
D5
R/W
0
INT2 Interrupt for DAC DRC Signal Threshold
0: DAC DRC Signal Power exceeding Signal Threshold will not generate a INT2 interrupt
1: DAC DRC Signal Power exceeding Signal Threshold for either of Left or Right Channel will
generate a INT2 interrupt.
Read Page-0, Register-44 to distinguish between Left or Right Channel
D4
R
0
Reserved. Write only default value
D3
R/W
0
INT2 Interrupt for Over Current Condition
0: Headphone Over Current condition will not generate a INT2 interrupt.
1: Headphone Over Current condition on either off Left or Right Channels will generate a INT2
interrupt.
Read Page-0, Register-44 to distinguish between HPL and HPR
D2
R/W
0
INT2 Interrupt for overflow event
0: DAC data overflow will not result in a INT2 interrupt
1: DAC data overflow will result in a INT2 interrupt.
Read Page-0, Register-42 on DAC data overflow details
D1
R
0
Reserved. Write only default value
D0
R/W
0
INT2 pulse control
0: INT2 is active high interrupt of 1 pulse of approx. 2ms duration
1: INT2 is active high interrupt of multiple pulses, each of duration 2ms. To stop the pulse train,
read Page-0, Reg-42d, 44d and 45d
5.2.47
Page 0 / Register 50-51: Reserved Register - 0x00 / 0x32-0x33
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R
0000 0000
Reserved. Write only default values
5.2.48
Page 0 / Register 52: GPIO/MFP5 Control Register (** Availble only for WCSP Package) -
0x00 / 0x34
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D6
R
00
Reserved. Write only default values
89
SLAU434 – May 2012
Register Map
Copyright © 2012, Texas Instruments Incorporated