Page 0 Registers
Page 0 / Register 7: Clock Setting Register 4, PLL D Values (MSB) - 0x00 / 0x07 (continued)
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D5-D0
R/W
00 0000
PLL divider D value (MSB)
PLL divider D value(MSB) & PLL divider D value(LSB)
00 0000 0000 0000: D=0000
00 0000 0000 0001: D=0001
…
10 0111 0000 1110: D=9998
10 0111 0000 1111: D=9999
10 0111 0001 0000…11 1111 1111 1111: Do not use
Note: This register will be updated only when the Page-0, Reg-8 is written immediately after Page-
0, Reg-7
5.2.9
Page 0 / Register 8: Clock Setting Register 5, PLL D Values (LSB) - 0x00 / 0x08
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R/W
0000 0000
PLL divider D value (LSB)
PLL divider D value(MSB) & PLL divider D value(LSB)
00 0000 0000 0000: D=0000
00 0000 0000 0001: D=0001
…
10 0111 0000 1110: D=9998
10 0111 0000 1111: D=9999
10 0111 0001 0000…11 1111 1111 1111: Do not use
Note: Page-0, Reg-8 should be written immediately after Page-0, Reg-7
5.2.10
Page 0 / Register 9-10: Reserved Register - 0x00 / 0x09-0x0A
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R
0000 0000
Reserved, Write only default values.
5.2.11
Page 0 / Register 11: Clock Setting Register 6, NDAC Values - 0x00 / 0x0B
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7
R/W
0
NDAC Divider Power Control
0: NDAC divider powered down
1: NDAC divider powered up
D6-D0
R/W
000 0001
NDAC Value
000 0000: NDAC=128
000 0001: NDAC=1
000 0010: NDAC=2
…
111 1110: NDAC=126
111 1111: NDAC=127
Note: Please check the clock frequency requirements in the Overview section
5.2.12
Page 0 / Register 12: Clock Setting Register 7, MDAC Values - 0x00 / 0x0C
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7
R/W
0
MDAC Divider Power Control
0: MDAC divider powered down
1: MDAC divider powered up
D6-D0
R/W
000 0001
MDAC Value
000 0000: MDAC=128
000 0001: MDAC=1
000 0010: MDAC=2
…
111 1110: MDAC=126
111 1111: MDAC=127
Note: Please check the clock frequency requirements in the Overview section
81
SLAU434 – May 2012
Register Map
Copyright © 2012, Texas Instruments Incorporated