Page 0 Registers
Page 0 / Register 33: Audio Interface Setting Register 6 - 0x00 / 0x21 (continued)
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D5-D4
R/W
00
WCLK Output Control
00: WCLK Output = Generated DAC_FS
01: Reserved. Do not use
10: WCLK Output = Secondary Word Clock Input
11: Reserved. Do not use
D3-D2
R/W
00
Secondary Word Clock Output Control
00: Secondary Word Clock output = WCLK input
01: Secondary Word Clock output = Generated DAC_FS
10-11: Reserved Do not use
D1
R/W
0
Primary Data Out output control (MFP2)
0: no Data output
1: Primary Data Output = Secondary Data Input (Loopback)
D0
R/W
0
Secondary Data Out output control (MFP4)
0: Secondary Data Output = DIN input (Loopback)
1: no Data output
5.2.34
Page 0 / Register 34: Digital Interface Misc. Setting Register - 0x00 / 0x22
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7
R
0
Reserved. Write only default value
D6
R
0
Reserved. Write only default value
D5
R/W
0
I2C General Call Address Configuration
0: I2C General Call Address will be ignored
1: I2C General Call Address accepted
D4-D0
R
0 0000
Reserved. Write only default values
5.2.35
Page 0 / Register 35-36: Reserved Register - 0x00 / 0x23-0x24
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R
0000 0000
Reserved. Write only default value
5.2.36
Page 0 / Register 37: DAC Flag Register 1 - 0x00 / 0x25
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7
R
0
Left DAC Power Status Flag
0: Left DAC Powered Down
1: Left DAC Powered Up
D6
R
0
Reserved.
D5
R
0
Left Headphone Driver (HPL) Power Status Flag
0: HPL Powered Down
1: HPL Powered Up
D4
R
0
Reserved.
D3
R
0
Right DAC Power Status Flag
0: Right DAC Powered Down
1: Right DAC Powered Up
D2
R
0
Reserved.
D1
R
0
Right Headphone Driver (HPR) Power Status Flag
0: HPR Powered Down
1: HPR Powered Up
D0
R
0
Reserved.
5.2.37
Page 0 / Register 38: DAC Flag Register 2 - 0x00 / 0x26
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D5
R
000
Reserved.
86
Register Map
SLAU434 – May 2012
Copyright © 2012, Texas Instruments Incorporated