Page 1 Registers
5.3.27
Page 1 / Register 71: Analog Input Quick Charging Configuration Register - 0x01 / 0x47
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D6
R
00
Reserved. Write only default values
D5-D0
R/W
00 0000
Analog inputs power up time
00 0000: Default. Use one of the values give below
11 0001: Analog inputs power up time is 3.1 ms
11 0010: Analog inputs power up time is 6.4 ms
11 0011: Analog inputs power up time is 1.6 ms
Others: Do not use
5.3.28
Page 1 / Register 72-122: Reserved Register - 0x01 / 0x48-0x7A
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R
0000 0000
Reserved. Write only default values
5.3.29
Page 1 / Register 123: Reference Power-up Configuration Register - 0x01 / 0x7B
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D3
R
0 0000
Reserved. Write only default values
D2-D0
R/W
000
Reference Power Up configuration
000: Reference will power up slowly when analog blocks are powered up
001: Reference will power up in 40ms when analog blocks are powered up
010: Reference will power up in 80ms when analog blocks are powered up
011: Reference will power up in 120ms when analog blocks are powered up
100: Force power up of reference. Power up will be slow
101: Force power up of reference. Power up time will be 40ms
110: Force power up of reference. Power up time will be 80ms
111: Force power up of reference. Power up time will be 120ms
5.3.30
Page 1 / Register 124: Reserved Register - 0x01 / 0x7C
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R
0000 0000
Reserved. Write only default values
5.3.31
Page 1 / Register 125: Offset Callibration Register - 0x01 / 0x7D
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D5
R
000
Offset correction Clock Divider
000: Offset correction takes 190*197 oscillator clock cycles
001: Offset correction takes 38*197 oscillator clock cycles
010: Offset correction takes 76*197 oscillator clock cycles
011: Offset correction takes 114*197 oscillator clock cycles
100: Offset correction takes 142*197 oscillator clock cycles
101: Offset correction takes 190*197 oscillator clock cycles
110: Offset correction takes 228*197 oscillator clock cycles
111: Offset correction takes 266*197 oscillator clock cycles
D4-D2
R
0 00
Reserved. Write only default values
D1-D0
R/W
00
Offset correction settings
00: Offset correction disabled
01: Force calibrate for offset at Headphone Power-up for routings selected
10: Callibrate for offset at headphone power-up for selected routings only for first power-up of
headphone
11: Do not use
5.3.32
Page 1 / Register 126-127: Reserved Register - 0x01 / 0x7E-0x7F
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R
0000 0000
Reserved. Write only default values
108
Register Map
SLAU434 – May 2012
Copyright © 2012, Texas Instruments Incorporated