Page 0 Registers
5.2.4
Page 0 / Register 3: Reserved Register - 0x00 / 0x03
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R
0000 0000
Reserved, Write only default values to this register
5.2.5
Page 0 / Register 4: Clock Setting Register 1, Multiplexers - 0x00 / 0x04
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7
R
0
Reserved, Write only default values
D6
R/W
0
Select PLL Range
0: Low PLL Clock Range
1: High PLL Clock Range
D5-D4
R
00
Reserved, Write only default values any other value than reset value.
D3-D2
R/W
00
Select PLL Input Clock
00: MCLK pin is input to PLL
01: BCLK pin is input to PLL
10: GPIO pin is input to PLL (** Availble only for WCSP Package)
11: DIN pin is input to PLL
D1-D0
R/W
00
Select CODEC_CLKIN
00: MCLK pin is CODEC_CLKIN
01: BCLK pin is CODEC_CLKIN
10: GPIO pin is CODEC_CLKIN (** Availble only for WCSP Package)
11: PLL Clock is CODEC_CLKIN
5.2.6
Page 0 / Register 5: Clock Setting Register 2, PLL P&R Values - 0x00 / 0x05
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7
R/W
0
PLL Power Up
0: PLL is powered down
1: PLL is powered up
D6-D4
R/W
001
PLL divider P Value
000: P=8
001: P=1
010: P=2
…
110: P=6
111: P=7
D3-D0
R/W
0001
PLL divider R Value
000: Reserved, do not use
001: R=1
010: R=2
011: R=3
100: R=4
101…111: Reserved, do not use
5.2.7
Page 0 / Register 6: Clock Setting Register 3, PLL J Values - 0x00 / 0x06
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D6
R
00
Reserved. Write only default values any value other than default
D5-D0
R/W
00 0100
PLL divider J value
00 0000…00 0011: Do not use
00 0100: J=4
00 0101: J=5
…
11 1110: J=62
11 1111: J=63
5.2.8
Page 0 / Register 7: Clock Setting Register 4, PLL D Values (MSB) - 0x00 / 0x07
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D6
R
00
Reserved. Write only default values any value other than default
80
Register Map
SLAU434 – May 2012
Copyright © 2012, Texas Instruments Incorporated