Page 1 Registers
5.2.78
Page 0 / Register 85: ADC Phase Adjust Register - 0x00 / 0x55
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R/W
0000 0000
ADC Phase Compensation Control
1000 0000-1111 1111: Left ADC Channel Data is delayed with respect to Right ADC Channel
Data. For details of delayed amount please refer to the description of Phase Compensation in the
Overview section.
0000 0000: Left and Right ADC Channel data are not delayed with respect to each other
0000 0001-0111 1111: Right ADC Channel Data is delayed with respect to Left ADC Channel
Data. For details of delayed amount please refer to the description of Phase Compensation in the
Overview section.
5.2.79
Page 0 / Register 80-127: Reserved Register - 0x00 / 0x50-0x7F
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R/W
0000 0000
Reserved. Do not use
5.3
Page 1 Registers
5.3.1
Page 1 / Register 0: Page Select Register - 0x01 / 0x00
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D0
R/W
0000 0000
Page Select Register
0-255: Selects the Register Page for next read or write command.
Refer Table "Summary of Memory Map" for details.
5.3.2
Page 1 / Register 1: Power Configuration Register - 0x01 / 0x01
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D4
R
0000
Reserved. Write only default values
D3
R/W
0
0: AVDD will be weakly connected to DVDD.
Use when DVDD is powered, but AVDD LDO is
powered down and AVDD is not externally powered
1: Disabled weak connection of AVDD with DVDD
D2-D0
R
000
Reserved. Write only default values
5.3.3
Page 1 / Register 2: LDO Control Register - 0x01 / 0x02
READ/
RESET
BIT
DESCRIPTION
WRITE
VALUE
D7-D6
R
00
Reserved. Write only default values
D5-D4
R/W
00
AVDD LDO Control
00: AVDD LDO output is nominally 1.72V
01: AVDD LDO output is nominally 1.67V
10: AVDD LDO output is nominally 1.77V
11: Do not use
D3
R/W
1
Analog Block Power Control
0: Analog Blocks Enabled
1: Analog Blocks Disabled
D2
R
0
Offset Correction Flag
0: Offset Correction not completed
1: Offset Correction completed
D1
R
0
AVDD LDO Over Current Detect
0: Over Current not detected for AVDD LDO
1: Over Current detected for AVDD LDO
D0
R/W
0
AVDD LDO Power Control
0: AVDD LDO Powered down
1: AVDD LDO Powered up
98
Register Map
SLAU434 – May 2012
Copyright © 2012, Texas Instruments Incorporated