Rev. 2.00, 09/03, page 668 of 690
25.3.7
DMAC Signal Timing
Table 25.9
DMAC Signal Timing
(Conditions: V
CC
Q = V
CC
-RTC = V
CC
-USB = 3.0 to 3.6 V, V
CC
= V
CC
-PLL1 = V
CC
-PLL2 = 1.4 to
1.6 V, AV
CC
= 3.0 to 3.6 V, V
SS
Q = V
SS
= V
SS
-RTC = V
SS
-USB = V
SS
-PLL1 = V
SS
-PLL2 =
AV
SS
= 0 V, T
a
= –20 to 75°C)
Module
Item
Symbol
Min
Max
Unit
Figure
DMAC
DREQ setup time
t
DRQS
10
—
ns
25.43
DREQ hold time
t
DRQH
3
—
DACK, TEND delay time
t
DACD
—
10
25.44
t
DRQS
t
DRQH
CKIO
DREQn
Figure 25.43 DREQ Input Timing
CKIO
TEND0
DACKn
t
DACD
t
DACD
Figure 25.44 DACK, TEND Output Timing
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...