Rev. 2.00, 09/03, page 423 of 690
No
Yes
No
Wait
Yes
[1] Set the receive trigger number
in
SCFCR.
[2] Reset the receive FIFO.
[3] Wait for one bit interval.
[4] Reception is started when the RE
bit in SCSCR is set to 1.
[5] Read receive data while the RDF
bit is 1.
[6] After the end of reception, clear the
RE bit to 0.
Start of reception
Set receive trigger number in RTRG1
and RTRG0 in SCFCR
Set RFRST bit in SCFCR to 1
Clear RFRST bit in SCFCR to 0
1-bit interval elapsed?
Set RE bit in SCSCR
When using receive FIFO data interrupt,
set RIE bit to 1
RDF =1?
Read receive trigger number of receive
data bytes from SCFRDR
Clear RE bit in SCSCR to 0
End of reception
[1]
[2]
[3]
[4]
[5]
[6]
Figure 16.15 Sample Serial Reception Flowchart (2)
(Second and Subsequent Reception)
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...