Rev. 2.00, 09/03, page 642 of 690
T
1
t
AD1
t
AD1
t
AS
t
CSD1
t
CSD1
TwX
T
2
t
RWD1
t
RWD1
t
RSD
t
RSD
t
AH
t
AH
t
RDH1
t
RDS1
t
WED
t
WED
t
BSD
t
BSD
t
WTH
t
WTH
t
WTS
t
WTS
t
DACD
t
DACD
t
WDH1
t
WDH4
t
WDD1
CKIO
A25 to A0
CSn
RD/
WR
RD
D31 to D0
WEn
*
2
BS
WAIT
DACKn
*
1
D31 to D0
Read
Write
Notes: 1.
DACKn is a waveform when active-low is specified.
2. Output timing is the same when reading byte-selection SRAM.
Figure 25.18 Basic Bus Cycle (One External Wait)
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...