Rev. 2.00, 09/03, page 6 of 690
1.2
Block Diagram
Figure 1.1 shows an internal block diagram of the SH7705.
SH3
CPU
TMU
TPU
RTC
CMT
SCIF0/IrDA
SCIF2
USB
ADC
UDI
UBC
AUD
BSC
DMAC
CCN
CACHE
MMU
TLB
INTC
CPG/WDT
Legend:
CACHE:
CCN:
MMU:
TLB:
INTC:
CPG/WDT:
CPU:
UBC:
AUD:
BSC:
DMAC:
Cache memory
Cache memory controller
Memory management unit
Translation look-aside buffer
Interrupt controller
Clock pulse generator/watchdog timer
Central processing unit
User break controller
Advanced user debugger
Bus state controller
Direct memory access controller
Timer unit
16-bit timer pulse unit
Realtime clock
Compare match timer
Serial communication interface with FIFO
Infrared data association module
Universal serial bus
A/D converter
User debugging interface
Pin function controller
TMU:
TPU:
RTC:
CMT:
SCIF:
IrDA:
USB:
ADC:
UDI:
PFC:
I/O port
(PFC)
External bus
interface
I bus
L bus
Peripheral bus
Figure 1.1 Block Diagram of SH7705
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...