Rev. 2.00, 09/03, page 140 of 690
Table 6.4
Interrupt Exception Handling Sources and Priority (IRQ Mode)
Interrupt Source
Interrupt Code
*
1
Interrupt
Priority
(Initial Value)
IPR
(Bit Numbers)
Priority
within IPR
Setting Unit
Default
Priority
NMI
H'1C0
*
2
16
High
UDI
H'5E0
*
2
15
IRQ0
H'600
*
3
0 to 15 (0)
IPRC (3 to 0)
IRQ1
H'620
*
3
0 to 15 (0)
IPRC (7 to 4)
IRQ2
H'640
*
3
0 to 15 (0)
IPRC (11 to 8)
IRQ3
H'660
*
3
0 to 15 (0)
IPRC (15 to 12)
IRQ4
H'680
*
3
0 to 15 (0)
IPRD (3 to 0)
IRQ
IRQ5
H'6A0
*
3
0 to 15 (0)
IPRD (7 to 4)
PINT0 to
PINT7
H'700
*
3
0 to 15 (0)
IPRD (15 to 12)
PINT
PINT8 to
PINT15
H'720
*
3
0 to 15 (0)
IPRD (11 to 8)
DEI0
H'800
*
3
High
DEI1
H'820
*
3
DEI2
H'840
*
3
DMAC
DEI3
H'860
*
3
0 to 15 (0)
IPRE (15 to 12)
Low
ERI0
H'880
*
3
0 to 15 (0)
IPRE (11 to 8)
High
RXI0
H'8A0
*
3
SCIF0
TXI0
H'8E0
*
3
Low
ERI2
H'900
*
3
High
RXI2
H'920
*
3
SCIF2
TXI2
H'960
*
3
0 to 15 (0)
IPRE (7 to 4)
Low
ADC
ADI
H'980
*
3
0 to 15 (0)
IPRE (3 to 0)
—
USI0
H'A20
*
3
High
USB
USI1
H'A40
*
3
0 to 15 (0)
IPRF (7 to 4)
Low
TPU0
TPI0
H'C00
*
3
0 to 15 (0)
IPRG (15 to 12) —
TPU1
TPI1
H'C20
*
3
0 to 15 (0)
IPRG (11 to 8)
—
TPU2
TPI2
H'C80
*
3
0 to 15 (0)
IPRH (15 to 12) —
TPU3
TPI3
H'CA0
*
3
0 to 15 (0)
IPRH (11 to 8)
—
Low
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...