Rev. 2.00, 09/03, page 310 of 690
Figure 12.1 shows a block diagram of the TMU.
Prescaler
TSTR
TCR_0
TCNT_0
Module bus
Internal bus
TCOR_0
TCR_1
TCNT_1
TCOR_1
Counter
controller
TCLK
P
φ
TUNI0
Bus interface
Ch. 0
Interrupt
controller
Interrupt
controller
Interrupt
controller
Counter
controller
Counter
controller
TUNI1
TUNI2
TICPI2
TCR_2
TCPR_2
TCNT_2
TCOR_2
TMU
Ch. 1
Ch. 2
Clock
controller
TSTR:
TCR_n:
Timer start register
TCNT_n:
TCOR_n:
TCPR_2:
32-bit timer counter
32-bit timer constant register
32-bit input capture register
Timer control register
(n: 0, 1, 2)
Legend:
Figure 12.1 TMU Block Diagram
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...