Rev. 2.00, 09/03, page 126 of 690
Figure 6.1 shows a block diagram of the INTC.
DMAC
SCIF
ADC
USB
TMU
TPU
WDT
UDI
REF
RTC
6
DMAC : Direct memory access controller
SCIF
: Serial communication interface (with FIFO)
ADC :
A/D
converter
USB
: USB interface
TMU
: Timer pulse unit
TPU
: 16-bit timer pulse unit
WDT
: Watchdog timer
UDI
: User debugging interface
RTC : Realtime clock
REF
: Refresh request in bus state controller
ICR
: Interrupt control register
IPR
: Interrupt priority level setting register
IRR
: Interrupt request register
PINTER : PINT interrupt enable register
SR
: Status register
Input/output
control
Priority
identifier
Com-
parator
Interrupt
request
SR
CPU
Bus
interface
Internal bus
INTC
I3 I2 I1 I0
(Interrupt request)
ICR
IRR
Legend:
PINTER
IRQ5
−
IRQ0
16
PINT15
−
PINT0
NMI
IPR
Figure 6.1 Block Diagram of INTC
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...