Rev. 2.00, 09/03, page xxxviii of xlvi
Figure 18.12 Operation of EP3 Interrupt-In Transfer .............................................................. 463
Figure 18.13 Forcible Stall by Application............................................................................. 466
Figure 18.14 Automatic Stall by USB Function Module......................................................... 467
Figure 18.15 RDFN Bit Operation for EP1 ............................................................................ 468
Figure 18.16 PKTE Bit Operation for EP2 ............................................................................. 469
Figure 18.17 Example of USB Function Module External Circuitry (Internal Transceiver) ..... 471
Figure 18.18 Example of USB Function Module External Circuitry (External Transceiver) .... 472
Figure 18.19 TR Interrupt Flag Set Timing ............................................................................ 474
Section 20 I/O Ports
Figure 20.1 Port A................................................................................................................. 507
Figure 20.2 Port B................................................................................................................. 508
Figure 20.3 Port C................................................................................................................. 510
Figure 20.4 Port D................................................................................................................. 511
Figure 20.5 Port E ................................................................................................................. 513
Figure 20.6 Port F ................................................................................................................. 514
Figure 20.7 Port G................................................................................................................. 515
Figure 20.8 Port H................................................................................................................. 516
Figure 20.9 Port J.................................................................................................................. 518
Figure 20.10 Port K............................................................................................................... 519
Figure 20.11 Port L ............................................................................................................... 520
Figure 20.12 Port M .............................................................................................................. 521
Figure 20.13 Port N............................................................................................................... 523
Figure 20.14 SC Port............................................................................................................. 524
Section 21 A/D Converter
Figure 21.1 Block Diagram of A/D Converter........................................................................ 528
Figure 21.2 A/D Conversion Timing...................................................................................... 535
Figure 21.3
Definitions of A/D Conversion Accuracy ........................................................... 537
Figure 21.4 Definitions of A/D Conversion Accuracy ............................................................ 537
Figure 21.5 Analog Input Circuit Example............................................................................. 538
Figure 21.6 Example of Analog Input Protection Circuit ........................................................ 539
Figure 21.7 Analog Input Pin Equivalent Circuit.................................................................... 540
Section 22 User Break Controller
Figure 22.1 Block Diagram of User Break Controller............................................................. 542
Section 23 User Debugging Interface (UDI)
Figure 23.1 Block Diagram of UDI........................................................................................ 567
Figure 23.2 TAP Controller State Transitions ........................................................................ 578
Figure 23.3 UDI Data Transfer Timing .................................................................................. 580
Figure 23.4 UDI Reset........................................................................................................... 580
Section 25 Electrical Characteristics
Figure 25.1 Power On/Off Sequence...................................................................................... 624
Figure 25.2 EXTAL Clock Input Timing ............................................................................... 632
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...