Rev. 2.00, 09/03, page 106 of 690
(1) Address array access
(a) Address specification
Read access
Write access
(b) Data specification (both read and write accesses)
(2) Data array access (both read and write accesses)
(a) Address specification
31
24
23
15
14
13
12
4
3
0
1111 0000
*
--------
*
W
Entry address
31
24
23
15
14
13
12
4
3
0
1111 0000
*
--------
*
W
Entry address
2
A
31
10
4
3
0
LRU
2
X
X
9
Tag address (31 to 10)
U
V
1
31
24
23
15
14
13
12
4
3
0
1111 0001
*
--------
*
W
Entry address
1
2
L
(b) Data specification
31
0
Longword
*
: Don't care bit
X: 0 for read, don't care for write
0
*
0 0
*
0 0
2
0
0
Figure 4.4 Specifying Address and Data for Memory-Mapped Cache Access
(32-kbyte Mode)
Table 4.8
Address Format Based on Size of Cache to be Assigned to Memory
Cache Size
Entry Address Bits
W Bit
16 kbytes
11 to 4
13 to 12
32 kbytes
12 to 4
14 to 13
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...