Rev. 2.00, 09/03, page 142 of 690
Table 6.5
Interrupt Exception Handling Sources and Priority (IRL Mode)
Interrupt Source
Interrupt Code
*
1
Interrupt
Priority
(Initial Value)
IPR (Bit
Numbers)
Priority
within IPR
Setting Unit
Default
Priority
NMI
H'1C0
*
2
16
—
—
High
UDI
H'5E0
*
2
15
—
—
IRL
IRL
(3:0) = 0000
H'200
*
3
15
—
—
IRL
(3:0) = 0001
H'220
*
3
14
—
—
IRL
(3:0) = 0010
H'240
*
3
13
—
—
IRL
(3:0) = 0011
H'260
*
3
12
—
—
IRL
(3:0) = 0100
H'280
*
3
11
—
—
IRL
(3:0) = 0101
H'2A0
*
3
10
—
—
IRL
(3:0) = 0110
H'2C0
*
3
9
—
—
IRL
(3:0) = 0111
H'2E0
*
3
8
—
—
IRL
(3:0) = 1000
H'300
*
3
7
—
—
IRL
(3:0) = 1001
H'320
*
3
6
—
—
IRL
(3:0) = 1010
H'340
*
3
5
—
—
IRL
(3:0) = 1011
H'360
*
3
4
—
—
IRL
(3:0) = 1100
H'380
*
3
3
—
—
IRL
(3:0) = 1101
H'3A0
*
3
2
—
—
IRL
(3:0) = 1110
H'3C0
*
3
1
—
—
IRQ
IRQ4
H'680
*
3
0 to 15 (0)
IPRD (3 to 0) —
IRQ5
H'6A0
*
3
0 to 15 (0)
IPRD (7 to 4) —
PINT
PINT0 to PINT 7 H'700
*
3
0 to 15 (0)
IPRD (15 to
12)
—
PINT8 to PINT 15 H'720
*
3
0 to 15 (0)
IPRD (11 to
8)
—
DMAC
DEI0
H'800
*
3
0 to 15 (0)
IPRE (15 to
12)
High
DEI1
H'820
*
3
DEI2
H'840
*
3
DEI3
H'860
*
3
Low
SCIF0
ERI0
H'880
*
3
0 to 15 (0)
IPRE (11 to 8)High
RXI0
H'8A0
*
3
TXI0
H'8E0
*
3
Low
Low
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...