Rev. 2.00, 09/03, page 335 of 690
Table 14.3
TPU Clock Sources
Internal Clock
Channel
P
φφφφ
/1
P
φφφφ
/4
P
φφφφ
/16
P
φφφφ
/64
0
1
2
3
[Legend]
: Setting
Blank: No setting
Table 14.4
TPSC2 to TPSC0 (1)
Channel
Bit 2
TPSC2
Bit 1
TPSC1
Bit 0
TPSC0
Description
0
0
0
0
Internal clock: counts on P
φ
/1
1
Internal clock: counts on P
φ
/4
1
0
Internal clock: counts on P
φ
/16
1
Internal clock: counts on P
φ
/64
1
X
X
Setting prohibited
Note:
X: Don’t care
Table 14.4
TPSC2 to TPSC0 (2)
Channel
Bit 2
TPSC2
Bit 1
TPSC1
Bit 0
TPSC0
Description
1
0
0
0
Internal clock: counts on P
φ
/1
1
Internal clock: counts on P
φ
/4
1
0
Internal clock: counts on P
φ
/16
1
Internal clock: counts on P
φ
/64
1
X
X
Setting prohibited
Note:
X: Don’t care
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...