Rev. 2.00, 09/03, page 143 of 690
Interrupt Source
Interrupt Code
*
1
Interrupt
Priority
(Initial Value)
IPR (Bit
Numbers)
Priority
within IPR
Setting Unit
Default
Priority
SCIF2
ERI2
H'900
*
3
0 to 15 (0)
IPRE (7 to 4) High
High
RXI2
H'920
*
3
TXI2
H'960
*
3
Low
ADC
ADI
H'980
*
3
0 to 15 (0)
IPRE (3 to 0) —
USB
USI0
H'A20
*
3
0 to 15 (0)
IPRF (7 to 4) High
USI1
H'A40
*
3
Low
TPU0
TPI0
H'C00
*
3
0 to 15 (0)
IPRG (15 to
12)
—
TPU1
TPI1
H'C20
*
3
0 to 15 (0)
IPRG (11 to
8)
—
TPU2
TPI2
H'C80
*
3
0 to 15 (0)
IPRH (15 to
12)
—
TPU3
TPI3
H'CA0
*
3
0 to 15 (0)
IPRH (11 to
8)
—
TMU0
TUNI0
H'400
*
2
0 to 15 (0)
IPRA (15 to
12)
—
TMU1
TUNI1
H'420
*
2
0 to 15 (0)
IPRA (11 to 8)—
TMU2
TUNI2
H'440
*
2
0 to 15 (0)
IPRA (7 to 4) High
TICPI2
H'460
*
2
Low
RTC
ATI
H'480
*
2
0 to 15 (0)
IPRA (3 to 0) High
PRI
H'4A0
*
2
CUI
H'4C0
*
2
Low
WDT
ITI
H'560
*
2
0 to 15 (0)
IPRB (15 to
12)
—
REF
RCMI
H'580
*
2
0 to 15 (0)
IPRB (11 to 8)—
Low
Notes: 1. The INTEVT2 code.
2. The same code as INTEVT2 is set in INTEVT.
3. The code indicating an interrupt level (H'200 to H'3C0 shown in table 6.6) is set in
INTEVT.
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...