Rev. 2.00, 09/03, page 644 of 690
t
WDD1
Ta1
Ta2
Ta3
T
1
Tw
Tw
T
2
t
AD1
t
CSD1
t
AD1
t
RWD1
t
RWD1
t
CSD1
t
RSD
t
RSD
t
RDH1
t
RDS1
t
WED
t
WED
Data
Data
t
BSD
t
BSD
t
WTH
t
WTS
t
AHD
t
AHD
t
WTH
t
WTS
t
DACD
t
DACD
Address
t
WDH1
t
MAH
t
MAD
CKIO
A25 to A0
CSn
RD/
WR
RD
AH
D15 to D0
WE0/1
BS
WAIT
DACKn
*
D15 to D0
Address
t
MAH
t
MAD
Read
Write
Note:
*
DACKn is a waveform when active-low is specified.
Figure 25.20 Address/Data Multiplex I/O Bus Cycle
(Three Address Cycles, One Software Wait, One External Wait)
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...