Rev. 2.00, 09/03, page 89 of 690
Start
SH = 0 and
(MMUCR.SV = 0 or
SR.MD = 0)?
VPNs
and ASIDs
match?
V=1?
User or
privileged?
D=1?
C=1?
Memory
access
Cache
access
Initial page write
exception
TLB protection
violation exception
PR?
TLB protection
violation exception
R/W?
R/W?
R/W?
R/W?
PR?
TLB invalid
exception
TLB miss
exception
CPU address
error
VPNs match?
No
No
No
No (Non-cacheable)
Yes (Cacheable)
Yes
Yes
Yes
Yes
Yes
No
Address error?
Yes
No
No
User mode
Privileged mode
01/11
00/10
00/01
10
11
W
W
W
W
R
R
R
R
Figure 3.13 MMU Exception Generation Flowchart
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...