
Rev. 2.00, 09/03, page 61 of 690
Instruction
Instruction
Code
Operation
Privileged
Mode
Cycles T Bit
STC.L
SSR,@–Rn
0100nnnn00110011
Rn–4
→
Rn, SSR
→
(Rn)
√
1
–
STC.L
SPC,@–Rn
0100nnnn01000011
Rn–4
→
Rn, SPC
→
(Rn)
√
1
–
STC.L
R0_BANK,@–Rn
0100nnnn10000011
Rn–4
→
Rn, R0_BANK
→
(Rn)
√
1
–
STC.L
R1_BANK,@–Rn
0100nnnn10010011
Rn–4
→
Rn, R1_BANK
→
(Rn)
√
1
–
STC.L
R2_BANK,@–Rn
0100nnnn10100011
Rn–4
→
Rn, R2_BANK
→
(Rn)
√
1
–
STC.L
R3_BANK,@–Rn
0100nnnn10110011
Rn–4
→
Rn, R3_BANK
→
(Rn)
√
1
–
STC.L
R4_BANK,@–Rn
0100nnnn11000011
Rn–4
→
Rn, R4_BANK
→
(Rn)
√
1
–
STC.L
R5_BANK,@–Rn
0100nnnn11010011
Rn–4
→
Rn, R5_BANK
→
(Rn)
√
1
–
STC.L
R6_BANK,@–Rn
0100nnnn11100011
Rn–4
→
Rn, R6_BANK
→
(Rn)
√
1
–
STC.L
R7_BANK,@–Rn
0100nnnn11110011
Rn–4
→
Rn, R7_BANK
→
(Rn)
√
1
–
STS
MACH,Rn
0000nnnn00001010
MACH
→
Rn
–
1
–
STS
MACL,Rn
0000nnnn00011010
MACL
→
Rn
–
1
–
STS
PR,Rn
0000nnnn00101010
PR
→
Rn
–
1
–
STS.L
MACH,@–Rn
0100nnnn00000010
Rn–4
→
Rn, MACH
→
(Rn)
–
1
–
STS.L
MACL,@–Rn
0100nnnn00010010
Rn–4
→
Rn, MACL
→
(Rn)
–
1
–
STS.L
PR,@–Rn
0100nnnn00100010
Rn–4
→
Rn, PR
→
(Rn)
–
1
–
TRAPA
#imm
11000011iiiiiiii
Unconditional trap exception
occurs
*
2
–
8
–
Notes: The table shows the minimum number of clocks required for execution. In practice, the
number of execution cycles will be increased in the following conditions.
a.
If there is a conflict between an instruction fetch and a data access
b.
If the destination register of a load instruction (memory
→
register) is also
used by the following instruction.
For addressing modes with displacement (disp) as shown below, the assembler description
in this manual indicates the value before it is scaled (x 1, x2, or x4) according to the
operand size to clarify the LSI operation. For details on assembler description, refer to the
description rules in each assembler.
@ (disp:4, Rn) ; Register indirect with displacement
@ (disp:8, Rn) ; GBR indirect with displacement
@ (disp:8, PC) ; PC relative with displacement
disp:8, disp ; PC relative
1. Number of states before the chip enters the sleep state.
2. For details, refer to section 5, Exception Handling.
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...