Rev. 2.00, 09/03, page xlv of xlvi
Table 20.10
Port K Data Register (PKDR) Read/Write Operations ....................................... 520
Table 20.11
Port L Data Register (PLDR) Read/Write Operation ......................................... 521
Table 20.12
Port M Data Register (PMDR) Read/Write Operations...................................... 522
Table 20.13
Port N Data Register (PNDR) Read/Write Operations ....................................... 524
Table 20.14
SC Port Data Register (SCPDR) Read/Write Operations ................................... 525
Section 21 A/D Converter
Table 21.1
Pin Configuration ............................................................................................. 529
Table 21.2
Analog Input Channels and A/D Data Registers ................................................ 530
Table 21.3
A/D Conversion Time (Single Mode)................................................................ 535
Table 21.4
A/D Conversion Time (Multi Mode and Scan Mode) ........................................ 535
Table 21.5
A/D Converter Interrupt Source ........................................................................ 536
Table 21.6
Analog Input Pin Ratings.................................................................................. 540
Section 22 User Break Controller
Table 22.1
Data Access Cycle Addresses and Operand Size Comparison Conditions .......... 558
Section 23 User Debugging Interface (UDI)
Table 23.1
Pin Configuration ............................................................................................. 568
Table 23.2
UDI Commands ............................................................................................... 570
Table 23.3
SH7705 Pins and Boundary Scan Register Bits ................................................. 571
Table 23.4
Reset Configuration.......................................................................................... 579
Section 25 Electrical Characteristics
Table 25.1
Absolute Maximum Ratings ............................................................................. 623
Table 25.2
DC Characteristics (1) [Common Items] ........................................................... 625
Table 25.2
DC Characteristics (2-a) [Excluding USB-Related Pins].................................... 627
Table 25.2
DC Characteristics (2-b) [USB-Related Pins*] .................................................. 628
Table 25.2
DC Characteristics (2-c) [USB Transceiver-Related Pins*
1
] .............................. 629
Table 25.3
Permitted Output Current Values ...................................................................... 629
Table 25.4
Maximum Operating Frequencies ..................................................................... 630
Table 25.5
Clock Timing ................................................................................................... 631
Table 25.6
Control Signal Timing ...................................................................................... 636
Table 25.7
Bus Timing (1) ................................................................................................. 638
Table 25.8
Bus Timing (2) ................................................................................................. 663
Table 25.9
DMAC Signal Timing ...................................................................................... 668
Table 25.10
TMU Signal Timing ......................................................................................... 669
Table 25.11
RTC Signal Timing .......................................................................................... 670
Table 25.12
16-Bit Timer Pulse Unit (TPU) Signal Timing .................................................. 670
Table 25.13
SCIF Module Signal Timing ............................................................................. 671
Table 25.14
USB Module Clock Timing .............................................................................. 672
Table 25.15
USB Transceiver Timing .................................................................................. 673
Table 25.16
Port Input/Output Timing ................................................................................. 674
Table 25.17
UDI Related Pin Timing ................................................................................... 675
Table 25.18
A/D Converter Characteristics .......................................................................... 678
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...