Rev. 2.00, 09/03, page 669 of 690
25.3.8
TMU Signal Timing
Table 25.10 TMU Signal Timing
(Conditions: V
CC
Q = V
CC
-RTC = V
CC
-USB = 3.0 to 3.6 V, V
CC
= V
CC
-PLL1 = V
CC
-PLL2 = 1.4 to
1.6 V, AV
CC
= 3.0 to 3.6 V, V
SS
Q = V
SS
= V
SS
-RTC = V
SS
-USB = V
SS
-PLL1 = V
SS
-PLL2 =
AV
SS
= 0 V, T
a
= –20 to 75°C)
Module
Item
Symbol
Min
Max
Unit
Figure
B:P clock ratio = 1:1
15
—
B:P clock ratio = 2:1
t
cyc
+15
—
TMU
Timer input
setup time
B:P clock ratio = 4:1
t
TCLKS
3
×
t
cyc
+15
—
ns
25.45
Timer clock input setup time
t
TCKS
15
—
25.46
Timer clock
pulse width
Edge specification
t
TCKW H/L
2.0
—
t
pcyc
*
Both edge
specification
t
TCKW H/L
3.0
—
Note:
*
t
pcyc
indicates a peripheral clock (P
φ
) cycle.
t
TCLKS
CKIO
TCLK
(input)
Figure 25.45 TCLK Input Timing
t
TCKS
t
TCKS
t
TCKWH
t
TCKWL
CKIO
TCLK
(input)
Figure 25.46 TCLK Clock Input Timing
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...