Rev. 2.00, 09/03, page 671 of 690
25.3.11
SCIF Module Signal Timing
Table 25.13 SCIF Module Signal Timing
(Conditions: V
CC
Q = V
CC
-RTC = V
CC
-USB = 3.0 to 3.6 V, V
CC
= V
CC
-PLL1 = V
CC
-PLL2 = 1.4 to
1.6 V, AV
CC
= 3.0 to 3.6 V, V
SS
Q = V
SS
= V
SS
-RTC = V
SS
-USB = V
SS
-PLL1 = V
SS
-PLL2 =
AV
SS
= 0 V, T
a
= –20 to 75°C)
Module
Item
Symbol
Min
Max
Unit
Figure
Clock
synchronization
12
—
SCIF0,
SCIF2
Input clock
cycle
Asynchroniza-
tion
t
Scyc
4
—
t
pcyc
25.49
25.50
Input clock rise time
t
SCKr
—
1.5
25.49
Input clock fall time
t
SCKf
—
1.5
Input clock pulse width
t
SCKW
0.4
0.6
t
scyc
Transmission data delay time
(clock synchronization)
t
TXD
—
3 t
pcyc
*
+ 50
ns
25.50
Receive data setup time
(clock synchronization)
t
RXS
2 t
pcyc
*
—
Receive data hold time
(clock synchronization)
t
RXH
2 t
pcyc
*
—
RTS
delay time
(clock synchronization)
t
RTSD
—
100
CTS
setup time
(clock synchronization)
t
CTSS
100
—
CTS
hold time
(clock synchronization)
t
CTSH
100
—
Note:
*
t
pcyc
indicates a peripheral clock (P
φ
) cycle.
t
SCKW
t
SCKr
t
SCKf
t
Scyc
SCK
Figure 25.49 SCK Input Clock Timing
Содержание SH7705
Страница 2: ......
Страница 46: ...Rev 2 00 09 03 page xlvi of xlvi Appendix Table A 1 I O Port States in Each Processing State 679 ...
Страница 70: ...Rev 2 00 09 03 page 24 of 690 ...
Страница 194: ...Rev 2 00 09 03 page 148 of 690 ...
Страница 284: ...Rev 2 00 09 03 page 238 of 690 ...
Страница 338: ...Rev 2 00 09 03 page 292 of 690 ...
Страница 354: ...Rev 2 00 09 03 page 308 of 690 ...
Страница 374: ...Rev 2 00 09 03 page 328 of 690 ...
Страница 420: ...Rev 2 00 09 03 page 374 of 690 ...
Страница 476: ...Rev 2 00 09 03 page 430 of 690 ...
Страница 482: ...Rev 2 00 09 03 page 436 of 690 ...
Страница 552: ...Rev 2 00 09 03 page 506 of 690 ...
Страница 630: ...Rev 2 00 09 03 page 584 of 690 ...
Страница 739: ...SH7705 Group Hardware Manual REJ09B0082 0200O ...