Section 18 Universal Serial Bus Interface (USB)
Rev. 3.00 Jan 25, 2006 page 571 of 872
REJ09B0286-0300
USBIFR1
Bit
Bit Name Initial Value R/W
Description
7 to
2
—
All 0
R
Reserved
These bits are always read as 0 and cannot be modified.
1
SETC
0
R/(W)
*
SetConfiguration Command Detection Interrupt Status
Indicates that the USB function core detects a
SetConfiguration command.
If the SETCE bit in USBIER1 is set to 1, an USBID
interrupt is requested to the slave CPU.
[Clearing condition]
•
0 is written to after SETC = 1 has been read.
[Setting condition]
•
The USB function core detects a SetConfiguration
command.
0
SETI
0
R/(W)
*
SetInterface Command Detection Interrupt Status
Indicates that the USB function core detects a
SetInterface command.
If the SETIE bit in USBIER1 is set to 1, an USBID
interrupt is requested to the slave CPU.
[Clearing condition]
•
0 is written to after SETI = 1 has been read.
[Setting condition]
•
The USB function core detects a SetConfiguration
command.
Note:
*
Only 0 can be written to clear the flag.
18.3.9
Transfer Normal Completion Interrupt Flag Register 0 (TSFR0)
TSFR0 provides status flags indicating that the host input or host output transaction of each USB
function core endpoint has been completed normally.
The normal completion of a transaction can be detected by an ACK handshake reception in host
input transfer or by an ACK handshake transmission in host output transfer.
TSFR0 is initialized to H'00 by a system reset or function software reset (see section 18.3.16, USB
Control Registers 0 and 1 (USBCR0, USBCR1)).
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...