Rev. 3.00 Jan 25, 2006 page v of lii
Preface
The H8S/2158 is a microcomputer made up of the H8S/2000 CPU employing Renesas
Technology’s original architecture as its core, and the peripheral functions required to configure a
system, such as a notebook PC and portable information appliance products.
The H8S/2000 CPU has an internal 32-bit configuration, sixteen 16-bit general registers, and a
simple and optimized instruction set for high-speed operation. The H8S/2600 CPU can handle a
16-Mbyte linear address space. The instruction set of the H8S/2600 CPU maintains upward
compatibility at the object level with the H8/300 CPU and H8/300H CPU. This allows the H8/300,
H8/300L, or H8/300H user to easily utilize the H8S/2600 CPU.
This LSI is equipped with ROM, RAM, two PWM timers (PWM and PWMX), a 16-bit free-
running timer (FRT), an 8-bit timer (TMR), a watchdog timer (WDT), a serial communication
interface (SCI), an I
2
C bus interface (IIC), a D/A converter, an A/D converter, and I/O ports as on-
chip peripheral modules required for system configuration.
In particular, this LSI incorporates a universal serial bus interface (USB) and a multimedia card
(MultiMediaCard™*
1
) interface (MCIF) for system configuration using a flash memory card as
the recording media. In addition, the serial communication interface (SCI) has a smart card
interface function. Auxiliary hardware for encryption operation (DES, GF) conforming to the
“Keitaide-Music*
2
” standard is necessary to protect music copyright. Thus, it is easy to interface
to the secure multimedia card (Secure-MultiMediaCard™*
1
).
Further, a data transfer controller (DTC), and a RAM-FIFO unit (RFU) that can operate FIFOs
such as the USB and MCIF together are incorporated as a bus master.
The on-chip ROM is flash memory (F-ZTAT™*
3
) with a capacity of 256 kbytes. ROM is
connected to the CPU via a 16-bit data bus, enabling both byte and word data to be accessed in
one state. Instruction fetching has been speeded up, and processing speed increased.
Two operating modes, modes 2 and 3, are provided, and there is a choice of address spaces and
modes, single-chip mode and external extended mode. Other unique operating modes, such as
writing the boot program to the flash memory, on-chip emulation, and boundary scan, are also
available.
Notes: 1. MultiMediaCard™ is a trademark of Infineon Technologies AG.
Secure-MultiMediaCard™ is a multimedia card with a content protection function.
2. Technology standards for systems that deliver digital contents, such as music over
mobile phones. These standards were put together by five companies: SANYO Electric
Co., Ltd., Fujitsu Limited, Nippon Columbia Co., Ltd., PFU Limited, and Hitachi, Ltd.
These standards consist of a security guideline, a protocol standard, a secure
Содержание H8S/2158
Страница 10: ...Rev 3 00 Jan 25 2006 page viii of lii...
Страница 36: ...Rev 3 00 Jan 25 2006 page xxxiv of lii B Product Lineup 863 C Package Dimensions 864 Index 865...
Страница 47: ...Rev 3 00 Jan 25 2006 page xlv of lii Appendix Figure C 1 Package Dimensions TBP 112A 864...
Страница 54: ...Rev 3 00 Jan 25 2006 page lii of lii...
Страница 70: ...Section 1 Overview Rev 3 00 Jan 25 2006 page 16 of 872 REJ09B0286 0300...
Страница 118: ...Section 3 MCU Operating Modes Rev 3 00 Jan 25 2006 page 64 of 872 REJ09B0286 0300...
Страница 126: ...Section 4 Exception Handling Rev 3 00 Jan 25 2006 page 72 of 872 REJ09B0286 0300...
Страница 198: ...Section 6 Bus Controller Rev 3 00 Jan 25 2006 page 144 of 872 REJ09B0286 0300...
Страница 326: ...Section 10 8 Bit PWM Timer PWM Rev 3 00 Jan 25 2006 page 272 of 872 REJ09B0286 0300...
Страница 440: ...Section 15 Watchdog Timer WDT Rev 3 00 Jan 25 2006 page 386 of 872 REJ09B0286 0300...
Страница 606: ...Section 17 I 2 C Bus Interface IIC Rev 3 00 Jan 25 2006 page 552 of 872 REJ09B0286 0300...
Страница 742: ...Section 19 Multimedia Card Interface MCIF Rev 3 00 Jan 25 2006 page 688 of 872 REJ09B0286 0300...
Страница 744: ...Section 20 Encryption Operation Circuit DES and GF Rev 3 00 Jan 25 2006 page 690 of 872 REJ09B0286 0300...
Страница 750: ...Section 21 D A Converter Rev 3 00 Jan 25 2006 page 696 of 872 REJ09B0286 0300...
Страница 768: ...Section 22 A D Converter Rev 3 00 Jan 25 2006 page 714 of 872 REJ09B0286 0300...
Страница 770: ...Section 23 RAM Rev 3 00 Jan 25 2006 page 716 of 872 REJ09B0286 0300...
Страница 824: ...Section 26 Clock Pulse Generator Rev 3 00 Jan 25 2006 page 770 of 872 REJ09B0286 0300...
Страница 844: ...Section 27 Power Down Modes Rev 3 00 Jan 25 2006 page 790 of 872 REJ09B0286 0300...
Страница 878: ...Section 28 List of Registers Rev 3 00 Jan 25 2006 page 824 of 872 REJ09B0286 0300...
Страница 926: ...Index Rev 3 00 Jan 25 2006 page 872 of 872 REJ09B0286 0300...